首页> 外文期刊>Journal of Circuits, Systems, and Computers >Cmos Eight-transistor Memorycell For Low-dynamic-power High-speed embedded Sram
【24h】

Cmos Eight-transistor Memorycell For Low-dynamic-power High-speed embedded Sram

机译:用于低动态功率高速嵌入式Sram的Cmos八晶体管存储单元

获取原文
获取原文并翻译 | 示例

摘要

Embedded SRAM design with high noise margin between read and write, low power, low supply voltages, and high speed become essential features in VLSI embedded applications. The complete embedded SRAM design of self-timing synchronization is proposed based on the CMOS eight-transistor (8T-Cell) memory cell circuit. The cell is based on the traditional six-transistor (6T-Cell) cross-coupled invertors with the addition of two NMOS transistors for separate read buffer circuit. The read buffer structure is based on pre-charging the read bit-line during the low value of read clock and evaluating the read bit-line during the high value of read clock, thereby maintaining one active line per column and eliminating the use of traditional sense amplifier with all its synchronization schemes. The simulation results show that the embedded SRAM of size 128-bit × 128-bit is operating at a maximum frequency of 200 MHz for Write and Read clock cycles with 1.62 V power supply, and measures a total average power consumption of 22.60 mW. All simulation results were conducted on 0.18 μm TSMC single poly and three layers of metals measuring a cell area of 2.2 × 3.0 μm~2. The circuit is not meant to replace the SRAM with 6T-Cell transistor structure; however, it is attractive for applications related to high density with automation road-map design, such as graphic and network processor chips. In these applications, memory sizes are introduced in many different irregular geometries and uses all over the chip with storage sizes less than 20 k-bit, in addition, it is susceptible to large substrate noise as well as large coupling wire routing.
机译:具有读写之间高噪声裕度,低功耗,低电源电压和高速的嵌入式SRAM设计已成为VLSI嵌入式应用程序的基本功能。基于CMOS八晶体管(8T-Cell)存储单元电路,提出了完整的自定时同步嵌入式SRAM设计。该单元基于传统的六晶体管(6T-Cell)交叉耦合反相器,并增加了两个NMOS晶体管用于单独的读取缓冲电路。读缓冲器结构基于在读时钟低值期间对读位线进行预充电,并在读时钟高值期间对读位线进行评估,从而每列保持一条有效线,从而消除了传统的使用感应放大器及其所有同步方案。仿真结果表明,大小为128位×128位的嵌入式SRAM在使用1.62 V电源的写和读时钟周期中以200 MHz的最大频率工作,并且平均总功耗为22.60 mW。所有仿真结果都是在0.18μmTSMC单晶和三层金属上进行的,测量的单元面积为2.2×3.0μm〜2。该电路无意用6T-Cell晶体管结构代替SRAM;但是,它对于与自动化路线图设计相关的高密度应用(例如图形和网络处理器芯片)具有吸引力。在这些应用中,存储器大小引入了许多不同的不规则几何形状,并在存储大小小于20 k位的整个芯片上使用,此外,它还容易受到较大的基板噪声以及较大的耦合布线的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号