...
首页> 外文期刊>Journal of circuits, systems and computers >A BISECTION-BASED POWER REDUCTION DESIGN FOR CMOS FLASH ANALOG-TO-DIGITAL CONVERTERS
【24h】

A BISECTION-BASED POWER REDUCTION DESIGN FOR CMOS FLASH ANALOG-TO-DIGITAL CONVERTERS

机译:CMOS闪存模拟数字转换器的基于双工的功耗降低设计

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we present a bisection-based power reduction design for CMOS flash analog-to-digital converters (ADCs). A comparator-based inverter is employed along with two switches of an NMOS and a PMOS, the bisection method can let only half of comparators in a flash ADC work in every clock cycle for reducing power consumption. A practical example of 6-bit flash ADC operates at 200 MHz sampling rate and 3.3 V supply voltage is demonstrated. The power consumption of proposed circuit is only 40.75 mW with HSPICE simulation. Compared with the traditional flash ADC, our bisection method can reduce up to 43.18% in terms of power dissipation.
机译:在本文中,我们提出了一种用于CMOS闪存模数转换器(ADC)的基于二等分的功耗降低设计。采用基于比较器的反相器以及NMOS和PMOS的两个开关,二分法可以使闪存ADC中的一半比较器在每个时钟周期工作,以降低功耗。一个6位闪存ADC的实际示例以200 MHz的采样率工作,并演示了3.3 V的电源电压。通过HSPICE仿真,拟议电路的功耗仅为40.75 mW。与传统的闪存ADC相比,我们的二等分方法可以将功耗降低多达43.18%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号