...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >An efficient power reduction technique for CMOS flash analog-to-digital converters
【24h】

An efficient power reduction technique for CMOS flash analog-to-digital converters

机译:用于CMOS闪存模数转换器的有效功率降低技术

获取原文
获取原文并翻译 | 示例

摘要

An efficient power reduction technique for CMOS flash analog-to-digital converter (ADC) is presented. The presented technique adopts the procedure with a simple coarse comparison first followed by a finer comparison later. Our ADC design does not decrease the total number of comparators, though it is able to reduce the power consumption. Subject to time signal controlling, the manipulation is to interchangeably shut down the comparator sections for the coarse comparison function. Experimental results show that this new method consumes about 48.14 mW at 400 MHz with 3.3 V supply voltage in TSMC 0.35 μm 2P4 M process. Compared with the traditional flash ADC, our low power method can reduce up to 47.8% in power consumption. The DNL of our proposed flash ADC is 0.5 LSB, the INL is 0.7 LSB, and the ENOB is 5.75 bits. The chip area occupies 0.4 × 0.9 mm~2 without I/O pads.
机译:提出了一种用于CMOS闪存模数转换器(ADC)的有效功率降低技术。提出的技术采用首先进行简单粗略比较,然后进行细微比较的过程。尽管我们的ADC设计能够减少功耗,但它不会减少比较器的总数。受时间信号控制的控制,为了粗略比较功能,可互换地关闭比较器部分。实验结果表明,在台积电0.35μm2P4 M工艺中,采用3.3 V电源电压时,该新方法在400 MHz时消耗约48.14 mW。与传统的闪存ADC相比,我们的低功耗方法最多可降低47.8%的功耗。我们建议的闪存ADC的DNL为0.5 LSB,INL为0.7 LSB,ENOB为5.75位。不含I / O焊盘的芯片面积为0.4×0.9 mm〜2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号