首页> 外文期刊>Semiconductor Manufacturing, IEEE Transactions on >Estimation and Control in Semiconductor Etch: Practice and Possibilities
【24h】

Estimation and Control in Semiconductor Etch: Practice and Possibilities

机译:半导体蚀刻中的估计和控制:实践和可能性

获取原文
获取原文并翻译 | 示例

摘要

Semiconductor wafer etching is, to a large extent, an open-loop process with little direct feedback control. Most silicon chip manufacturers rely on the rigorous adherence to a “recipe” for the various etch processes, which have been built up based on considerable historical experience. However, residue buildup and difficulties in achieving consistent preventative maintenance operations lead to drifts and step changes in process characteristics. This paper examines the particular technical difficulties encountered in achieving consistency in the etching of semiconductor wafers and documents the range of estimation and control techniques currently available to address these difficulties. An important feature of such an assessment is the range of measurement options available if closed-loop control is to be achieved.
机译:半导体晶片蚀刻在很大程度上是几乎没有直接反馈控制的开环过程。大多数硅芯片制造商在各种蚀刻过程中都严格遵循“配方”,这些蚀刻过程是基于相当多的历史经验而建立的。但是,残留物积聚和难以实现一致的预防性维护操作会导致过程特性发生漂移和阶跃变化。本文研究了在实现半导体晶圆蚀刻一致性方面遇到的特殊技术难题,并记录了目前可用于解决这些难题的估计和控制技术的范围。这种评估的一个重要特征是,如果要实现闭环控制,则可以使用多种测量选项。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号