首页> 外文期刊>Device and Materials Reliability, IEEE Transactions on >A Wafer-Level Three-Dimensional Integration Scheme With Cu TSVs Based on Microbump/Adhesive Hybrid Bonding for Three-Dimensional Memory Application
【24h】

A Wafer-Level Three-Dimensional Integration Scheme With Cu TSVs Based on Microbump/Adhesive Hybrid Bonding for Three-Dimensional Memory Application

机译:基于微凸点/胶粘混合键合的Cu TSV晶圆级三维集成方案在三维存储中的应用

获取原文
获取原文并翻译 | 示例

摘要

Thin wafer/chip stacking with vertical interconnect by a Cu through-silicon via (TSV) and a Cu/Sn microjoint is one of the candidates for 3-D integration. The insertion loss of the two-chip stack was evaluated with different TSV pitches, microbump diameters, and chip thicknesses to realize the signal transmission effects in high-speed digital signaling via TSV and microjoint interconnection. In addition, a wafer-level 3-D integration scheme with Cu TSVs based on Cu/Sn microbump and BCB adhesive hybrid bonding was demonstrated. Key technologies, including TSV interconnection, microbumping, hybrid bonding, wafer thinning, and backside RDL formation, were well developed and integrated to realize 3-D integration. This paper presents a complete study of the structure design, the process condition, and the electrical and reliability assessment of the wafer-level 3-D integration scheme. This 3-D integration scheme with excellent electrical performance and reliability provides a promising solution for 3-D memory application.
机译:通过Cu硅通孔(TSV)和Cu / Sn微接头具有垂直互连的薄晶圆/芯片堆叠是3-D集成的候选之一。通过不同的TSV间距,微凸点直径和芯片厚度评估了两芯片堆叠的插入损耗,以通过TSV和微接头互连实现高速数字信号传输中的信号传输效果。此外,还展示了基于Cu / Sn微凸点和BCB粘合剂混合键合的,具有Cu TSV的晶圆级3-D集成方案。关键技术,包括TSV互连,微凸焊,混合键合,晶圆薄化和背面RDL形成,都得到了很好的开发和集成,以实现3-D集成。本文全面介绍了晶圆级3-D集成方案的结构设计,工艺条件以及电气和可靠性评估。这种具有出色电性能和可靠性的3-D集成方案为3-D存储器应用提供了有希望的解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号