【24h】

Techniques for area estimation of VLSI layouts

机译:VLSI布局的面积估计技术

获取原文
获取原文并翻译 | 示例

摘要

The standard cell design style is investigated. Two probabilistic models are presented. The first model estimates the wiring space requirements in the routing channels between the cell rows. The second model estimates the number of feedthroughs that must be inserted in the cell rows to interconnect cells placed several rows apart. These models were implemented in the standard cell area estimation program PLEST (PLotting ESTimator). PLEST was used to estimate the areas of a set of 12 standard cell chips. In all cases, the estimates were accurate to within 10% of the actual areas. PLEST's estimation of a chip layout area takes only a few seconds to produce, as compared with more than 10 h to generate the chip layout itself using an industrial layout system.
机译:研究了标准单元格设计样式。提出了两种概率模型。第一个模型估计单元格行之间的路由通道中的布线空间要求。第二个模型估计必须插入到单元行中以互连相隔数行的单元的馈通的数量。这些模型在标准小区面积估计程序PLEST(PLotting ESTimator)中实现。 PLEST用于估计一组12个标准单元芯片的面积。在所有情况下,估算值均准确到实际面积的10%以内。 PLEST估算的芯片布局面积仅需几秒钟即可完成,而使用工业布局系统生成芯片布局本身要花费10多个小时。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号