首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >SPADES-ACE: A simulator for path delay faults in sequential circuits with extensions to arbitrary clocking schemes
【24h】

SPADES-ACE: A simulator for path delay faults in sequential circuits with extensions to arbitrary clocking schemes

机译:SPADES-ACE:用于时序电路中路径延迟故障的仿真器,具有对任意时钟方案的扩展

获取原文
获取原文并翻译 | 示例

摘要

Testing of synchronous sequential circuits for path delay faults requires two sequences: a test sequence, that specifies the input values, and a clocking scheme, that specifies at what time units a fast clock should be applied. In this work, a fault simulator for path delay faults in synchronous sequential circuits is described, that has the following novel features. (1) For a given test sequence, all clocking schemes that have a single fast clock are simulated in parallel. (2) During the simulation process, it is possible to determine a minimal set of clocking schemes to achieve the same fault coverage as in (1). (3) Alternatively, it is possible to simulate the test sequence under a given clocking scheme, containing multiple fast clocks at arbitrary time units. (4) A path representation scheme is used, that allows efficient access to path delay faults detected by previous tests. Experimental results are presented to demonstrate these features and their effectiveness.
机译:对同步时序电路进行路径延迟故障测试需要两个序列:一个测试序列,指定输入值;一个时钟方案,指定应在什么时间单位应用快速时钟。在这项工作中,描述了用于同步时序电路中路径延迟故障的故障模拟器,该模拟器具有以下新颖的功能。 (1)对于给定的测试序列,具有单个快速时钟的所有时钟方案都是并行模拟的。 (2)在仿真过程中,可以确定最少的时钟方案集,以实现与(1)中相同的故障范围。 (3)或者,可以在给定的时钟方案下模拟测试序列,该方案包含任意时间单位的多个快速时钟。 (4)使用路径表示方案,该方案可以有效访问先前测试检测到的路径延迟故障。实验结果表明这些功能及其有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号