【24h】

Direct mapping of RTL structures onto LUT-based FPGA's

机译:将RTL结构直接映射到基于LUT的FPGA

获取原文
获取原文并翻译 | 示例

摘要

The problem of mapping synthesized RTL structures onto look-up table (LUT)-based field programmable gate arrays (FPGAs) is addressed in this paper. The key distinctive feature of this work is a novel approach to perform the mapping by utilizing the iterative nature of the data path components. The approach exploits the regularity of data path components by slicing the components and mapping slices of one or more connected components together. This is in contrast to other FPGA mapping techniques which start from Boolean networks. Both cost optimal and delay optimal mappings are supported. The objective in cost optimal mapping is to cover a given data path network with minimum number of CLBs. Similarly in delay optimal mapping, the objective is to reduce the number of CLB levels in the critical combinational logic paths. Implementation of these mapping techniques with LUT based FPGAs as target technology results in a significant reduction in cost (CLB count) and critical path delays (CLB levels).
机译:本文解决了将合成的RTL结构映射到基于查找表(LUT)的现场可编程门阵列(FPGA)的问题。这项工作的主要特色是一种新颖的方法,可以利用数据路径组件的迭代特性来执行映射。该方法通过将组件切片和将一个或多个连接的组件的切片映射在一起来利用数据路径组件的规则性。这与其他从布尔网络开始的FPGA映射技术形成对比。支持成本最优映射和延迟最优映射。成本最佳映射的目标是使用最少的CLB覆盖给定的数据路径网络。同样,在延迟最佳映射中,目标是减少关键组合逻辑路径中的CLB级别数。将这些映射技术与基于LUT的FPGA一起用作目标技术,可以显着降低成本(CLB数量)和关键路径延迟(CLB级别)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号