...
首页> 外文期刊>IEEE Transactions on Circuits and Systems. II, Express Briefs >Area-optimized implementation of quadrature direct digital frequency synthesizers on LUT-based FPGAs
【24h】

Area-optimized implementation of quadrature direct digital frequency synthesizers on LUT-based FPGAs

机译:基于LUT的FPGA上的正交直接数字频率合成器的区域优化实现

获取原文
获取原文并翻译 | 示例
           

摘要

This paper deals with an field-programmable gate array (FPGA)-implementation of quadrature direct digital frequency synthesizers (QDDFS), and, in particular, with those based on CORDIC, interpolation, and memory compression. We provide results of maximum throughput, i.e., 302 MHz, when mapping QDDFS architectures on current look-up-table (LUT)-based field-programmable technology. We take into account those VLSI design guidelines that work well on FPGAs and architectural considerations to design efficient (in terms of area and throughput) QDDFS, up to 56% faster than commercial cores. Finally, we present a design map that combines the phase-to-amplitude techniques reviewed in this paper so as to minimize the overall area.
机译:本文讨论了一种现场可编程门阵列(FPGA)-正交直接数字频率合成器(QDDFS)的实现,特别是基于CORDIC,插值和存储器压缩的实现。当在基于当前查找表(LUT)的现场可编程技术上映射QDDFS体系结构时,我们提供了最大吞吐量的结果,即302 MHz。我们考虑了那些在FPGA上运行良好的VLSI设计指南,并考虑了架构方面的因素,以设计高效的QDDFS(在面积和吞吐量方面),其速度比商用内核快56%。最后,我们提出了一个设计图,该图结合了本文中介绍的相位至幅度技术,以使总面积最小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号