首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >LOT: Logic Optimization with Testability. New transformations for logic synthesis
【24h】

LOT: Logic Optimization with Testability. New transformations for logic synthesis

机译:很多:具有可测试性的逻辑优化。逻辑综合的新转变

获取原文
获取原文并翻译 | 示例

摘要

A new approach to optimize multilevel logic circuits is introduced. Given a multilevel circuit, the synthesis method optimizes its area while simultaneously enhancing its random pattern testability. The method is based on structural transformations at the gate level. New transformations involving EX-OR gates as well as Reed-Muller expansions have been introduced in the synthesis of multilevel circuits. This method is augmented with transformations that specifically enhance random-pattern testability while reducing the area. Testability enhancement is an integral part of our synthesis methodology. Experimental results show that the proposed methodology not only can achieve lower area than other similar tools, but that it achieves better testability compared to available testability enhancement tools such as tstfx. Specifically for ISCAS-85 benchmark circuits, it was observed that EX-OR gate-based transformations successfully contributed toward generating smaller circuits compared to other state-of-the-art logic optimization tools.
机译:介绍了一种优化多级逻辑电路的新方法。在给定多级电路的情况下,综合方法可优化其面积,同时增强其随机图案的可测试性。该方法基于门级的结构转换。在多层电路的合成中,引入了涉及EX-OR门以及Reed-Muller扩展的新转换。此方法增加了转换,可在减小面积的同时特别增强随机模式的可测试性。可测试性增强是我们综合方法学不可或缺的一部分。实验结果表明,与可用的可测试性增强工具(例如tstfx)相比,该方法不仅可以实现比其他类似工具更小的面积,而且可以实现更好的可测试性。专门针对ISCAS-85基准电路,观察到与其他最新的逻辑优化工具相比,基于EX-OR门的转换成功地有助于生成更小的电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号