首页> 外文期刊>IBM Journal of Research and Development >Logic Synthesis Through Local Transformations
【24h】

Logic Synthesis Through Local Transformations

机译:通过局部变换进行逻辑综合

获取原文

摘要

A logic designer today faces a growing number of design requirements and technology restrictions, brought about by increases in circuit density and processor complexity. At the same time, the cost of engineering changes has made the correctness of chip implementations more important, and minimization of circuit count less so. These factors underscore the need for increased automation of logic design. This paper describes an experimental system for synthesizing synchronous combinational logic. It allows a designer to start with a naive implementation produced automatically from a functional specification, evaluate it with respect to these many factors, and incrementally improve this implementation by applying local transformations until it is acceptable for manufacture. The use of simple local transformations in this system ensures correct implementations, isolates technology-specific data, and will allow the total process to be applied to larger, VLSI designs. The system has been used to synthesize masterslice chip implementations from functional specifications, and to remap implemented masterslice chips from one technology to another while preserving their functional behavior.
机译:如今,由于电路密度和处理器复杂性的提高,逻辑设计人员面临着越来越多的设计要求和技术限制。同时,工程变更的成本使芯片实现的正确性变得更加重要,而使电路数量的最小化也变得越来越少。这些因素突显了对逻辑设计自动化程度更高的需求。本文介绍了一种用于合成同步组合逻辑的实验系统。它允许设计人员从功能说明自动生成的简单实施开始,针对许多因素对其进行评估,并通过应用局部转换来逐步改进此实施,直到可以被制造商接受为止。在该系统中使用简单的局部转换可确保正确的实现,隔离特定于技术的数据,并将整个过程应用于更大的VLSI设计。该系统已用于根据功能规范合成母片芯片实现,并将已实现的母片芯片从一种技术重新映射到另一种技术,同时保留其功能行为。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号