首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Speeding up pipelined circuits through a combination of gate sizing and clock skew optimization
【24h】

Speeding up pipelined circuits through a combination of gate sizing and clock skew optimization

机译:通过结合选通大小和时钟偏移优化来加速流水线电路

获取原文
获取原文并翻译 | 示例

摘要

An algorithm for unifying the techniques of gate sizing and clock skew optimization for acyclic pipelines is presented in this paper. In the design of circuits under very tight timing specifications, the area overhead of gate sizing can be considerable. The procedure described herein utilizes the idea of cycle borrowing using clock skew optimization to relax the stringency of the timing specification on the critical stages of the pipeline. The theoretical basis for the procedure is developed, a new algorithm for timing analysis of acyclic pipeline circuits with deliberate skew is presented, and a sensitivity-based optimizer is used to solve the sizing+skew problem. Our experimental results verify that the procedure of cycle borrowing using sizing+skew results in a better overall area-delay tradeoff as compared to using sizing alone.
机译:提出了一种统一非循环流水线选通和时钟偏斜优化技术的算法。在时序要求非常严格的电路设计中,栅极尺寸的面积开销可能很大。本文所述的过程利用了使用时钟偏斜优化的周期借用的思想来放宽流水线的关键阶段上的时序规范的严格性。该程序的理论基础得到了发展,提出了一种新的用于有意偏斜的非循环管线电路时序分析的算法,并使用基于灵敏度的优化器来解决尺寸偏斜问题。我们的实验结果证明,与单独使用尺寸调整相比,使用尺寸调整+偏斜的循环借入过程可带来更好的总体面积延迟折衷。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号