【24h】

Active leakage power optimization for FPGAs

机译:FPGA的有源泄漏功率优化

获取原文
获取原文并翻译 | 示例

摘要

Active leakage power dissipation is considered in field-programmable gate arrays (FPGAs) and two "no cost" approaches for active leakage reduction are presented. It is well known that the leakage power consumed by a digital CMOS circuit depends strongly on the state of its inputs. The authors' first leakage reduction technique leverages a fundamental property of basic FPGA logic elements [look-up tables (LUTs)] that allows a logic signal in an FPGA design to be interchanged with its complemented form without any area or delay penalty. This property is applied to select polarities for logic signals so that FPGA hardware structures spend the majority of time in low-leakage states. In an experimental study, active leakage power is optimized in circuits mapped into a state-of-the-art 90-nm commercial FPGA. Results show that the proposed approach reduces active leakage by 25%, on average. The authors' second approach to leakage optimization consists of altering the routing step of the FPGA computer-aided design (CAD) flow to encourage more frequent use of routing resources that have low leakage power consumptions. Such "leakage-aware routing" allows active leakage to be further reduced, without compromising design performance. Combined, the two approaches offer a total active leakage power reduction of 30%, on average.
机译:在现场可编程门阵列(FPGA)中考虑了有源泄漏功耗,并提出了两种“无成本”方法来减少有源泄漏。众所周知,数字CMOS电路消耗的泄漏功率在很大程度上取决于其输入的状态。作者的第一种泄漏减少技术利用了基本FPGA逻辑元件的基本特性[查找表(LUT)],该特性允许FPGA设计中的逻辑信号与其互补形式互换,而不会造成面积或延迟损失。此属性用于选择逻辑信号的极性,以便FPGA硬件结构在低泄漏状态下花费大部分时间。在一项实验研究中,在映射到最新的90纳米商用FPGA的电路中优化了有源泄漏功率。结果表明,所提出的方法平均将主动泄漏减少了25%。作者的第二种泄漏优化方法包括更改FPGA计算机辅助设计(CAD)流程的路由步骤,以鼓励更频繁地使用具有低泄漏功耗的路由资源。这种“泄漏感知路由”可以在不影响设计性能的情况下进一步减少主动泄漏。结合使用这两种方法,平均总有功泄漏功率降低了30%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号