首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Input Vector Reordering for Leakage Power Reduction in FPGAs
【24h】

Input Vector Reordering for Leakage Power Reduction in FPGAs

机译:输入矢量重排,以减少FPGA中的泄漏功率

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a leakage power reduction technique for field-programmable gate arrays (FPGAs) is proposed based on the state dependency property of leakage power. A pin reordering algorithm is proposed, where the subthreshold and gate leakage power components are taken into consideration to find the lowest leakage state for the FPGA pass-transistor multiplexers in the logic and routing resources without incurring any physical or performance penalties. The newly developed methodology is applied to several FPGA benchmarks, and an average leakage savings of 50.3% is achieved in a 90-nm CMOS process. Moreover, a modified version of the methodology is implemented to improve the performance of the final design, and again, considerable leakage power savings are achieved. Furthermore, the methodology is extended to find the lowest leakage states for several future predictive Berkeley CMOS technologies.
机译:基于泄漏功率的状态相关性,提出了一种现场可编程门阵列(FPGA)的泄漏功率降低技术。提出了一种引脚重排序算法,其中考虑了亚阈值和栅极泄漏功率分量,以在逻辑和路由资源中找到FPGA传输晶体管多路复用器的最低泄漏状态,而不会造成任何物理或性能损失。新开发的方法已应用于多个FPGA基准测试,在90纳米CMOS工艺中平均可节省50.3%的泄漏。此外,实施了该方法的修改版本以改善最终设计的性能,并且再次实现了可观的泄漏功率节省。此外,扩展了该方法以找到几种未来的预测性伯克利CMOS技术的最低泄漏状态。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号