首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >SunFloor 3D: A Tool for Networks on Chip Topology Synthesis for 3-D Systems on Chips
【24h】

SunFloor 3D: A Tool for Networks on Chip Topology Synthesis for 3-D Systems on Chips

机译:SunFloor 3D:用于芯片上3-D系统的芯片网络拓扑综合工具

获取原文
获取原文并翻译 | 示例
           

摘要

Three-dimensional integrated circuits (3D-ICs) are a promising approach to address the integration challenges faced by current systems on chips (SoCs). Designing an efficient network on chip (NoC) interconnect for a 3-D SoC that meets not only the application performance constraints but also the constraints imposed by the 3-D technology is a significant challenge. In this paper, we present a design tool, SunFloor 3D, to synthesize application-specific 3-D NoCs. The proposed tool determines the best NoC topology for the application, finds paths for the communication flows, assigns the network components to the 3-D layers, and places them in each layer. We perform experiments on several SoC benchmarks and present a comparative study between 3-D and 2-D NoC designs. Our studies show large improvements in interconnect power consumption (average of 38%) and delay (average of 13%) for the 3-D NoC when compared to the corresponding 2-D implementation. Our studies also show that the synthesized topologies result in large power (average of 54%) and delay savings (average of 21%) when compared to standard topologies.
机译:三维集成电路(3D-IC)是解决当前芯片系统(SoC)面临的集成挑战的有前途的方法。为3-D SoC设计高效的芯片上网络(NoC)互连,不仅要满足应用程序性能约束,还要满足3-D技术所施加的约束,这是一个巨大的挑战。在本文中,我们介绍了一种设计工具SunFloor 3D,用于合成特定于应用程序的3-D NoC。所提出的工具为应用程序确定最佳的NoC拓扑,找到通信流的路径,将网络组件分配给3-D层,并将它们放置在每个层中。我们在多个SoC基准上进行了实验,并提出了3-D和2-D NoC设计之间的比较研究。我们的研究表明,与相应的2-D实现方案相比,3-D NoC的互连功耗(平均38%)和延迟(平均13%)有了很大的提高。我们的研究还表明,与标准拓扑相比,合成拓扑可产生大功率(平均54%)并节省延迟(平均21%)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号