...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A System-Level Cosynthesis Framework for Power Delivery and On-Chip Data Networks in Application-Specific 3-D ICs
【24h】

A System-Level Cosynthesis Framework for Power Delivery and On-Chip Data Networks in Application-Specific 3-D ICs

机译:专用3D IC中用于功率传输和片上数据网络的系统级综合框架

获取原文
获取原文并翻译 | 示例

摘要

With increasing core counts ushering in power-constrained 3-D multiprocessor system-on-chips (MPSoCs), optimizing communication power dissipated by the 3-D network-on-chip (NoC) fabric is critical. At the same time, with increased power densities in 3-D ICs, problems of IR drops in the power delivery network (PDN) as well as thermal hot spots on the 3-D die are becoming very severe. Even though the PDN and NoC design goals are nonoverlapping, both the optimizations are interdependent. Unfortunately, designers today seldom consider the design of the PDN, while designing NoCs. Moreover, for each new configuration of computation core and communication mapping on an MPSoC, the corresponding intercore communication patterns, 3-D on-chip thermal profile, as well as IR-drop distribution in the PDN can vary significantly. Based on this observation, we propose a novel design-time system-level application-specific cosynthesis framework that intelligently maps computation and communication resources on a die, for a given workload. The goal is to minimize the NoC power as well as chip-cooling power and optimize the 3-D PDN architecture; while meeting performance goals and satisfying thermal constraints, for a microfluidic cooling-based application-specific 3-D MPSoC. Our experimental results indicate that the proposed 3-D NoC-PDN cosynthesis framework is not only able to meet PDN design goals unlike prior 3-D NoC synthesis approaches, but also provides better overall optimality with the solution quality improvement of up to 35.4% over a probabilistic metaheuristic-based cooptimization approach proposed in prior work.
机译:随着内核数量的增加,功率受限的3-D多处理器片上系统(MPSoC)的出现,优化3-D片上网络(NoC)结构所消耗的通信功率至关重要。同时,随着3-D IC中功率密度的增加,功率传输网络(PDN)中IR下降以及3-D芯片上的热点问题变得非常严重。尽管PDN和NoC的设计目标是不重叠的,但这两种优化都是相互依赖的。不幸的是,当今的设计人员在设计NoC时很少考虑PDN的设计。此外,对于MPSoC上的计算内核和通信映射的每个新配置,相应的内核间通信模式,3-D片上温度曲线以及PDN中的IR压降分布都可能发生很大变化。基于此观察结果,我们提出了一种新颖的设计时系统级特定于应用程序的综合框架,该框架可针对给定的工作负载智能地将计算和通信资源映射到芯片上。目标是最大程度地降低NoC功率和芯片冷却功率,并优化3-D PDN架构。对于基于微流体冷却的专用3D MPSoC,它既满足性能目标又满足热限制。我们的实验结果表明,与现有的3-D NoC合成方法不同,所提出的3-D NoC-PDN合成框架不仅能够满足PDN设计目标,而且还提供了更好的整体最优性,解决方案质量提高了35.4%在先前的工作中提出的一种基于概率元启发式的协同优化方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号