【24h】

Clock Gating Synthesis of Pulsed-Latch Circuits

机译:脉冲锁存电路的时钟门控综合

获取原文
获取原文并翻译 | 示例

摘要

Pulsed-latch circuits, in which latches are triggered by a short pulse, can reduce power consumption as well as increasing performance; and they can largely be designed using conventional computer-aided design tools. We explore the automatic synthesis of clock-gating logic for pulsed-latch circuits in which gating is implemented by enabling and disabling several pulse generators. The key problem is to arrange that each group of latches contains physically close latches, so that a short pulse from a pulse generator is delivered safely, and to ensure that the latches in a group have similar Boolean gating conditions because their clock is gated and ungated together. The resulting gating conditions should be implemented using as little extra logic as possible; for this purpose we rely on Boolean division, with an internal node of existing logic being used as the divisor. The proposed clock gating synthesis is assessed in 45-nm technology.
机译:通过短脉冲触发锁存器的脉冲锁存电路可以降低功耗并提高性能。并且可以在很大程度上使用传统的计算机辅助设计工具进行设计。我们探索了用于脉冲锁存电路的时钟门控逻辑的自动综合,其中通过启用和禁用几个脉冲发生器来实现门控。关键问题是安排每组锁存器包含物理上紧密的锁存器,以便安全地传送来自脉冲发生器的短脉冲,并确保一组锁存器具有相似的布尔门控条件,因为它们的时钟被门控和去门控一起。最终的门控条件应使用尽可能少的额外逻辑来实现;为此,我们依靠布尔除法,将现有逻辑的内部节点用作除数。拟议的时钟门控综合是在45纳米技术中评估的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号