首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Through Silicon Via Aware Design Planning for Thermally Efficient 3-D Integrated Circuits
【24h】

Through Silicon Via Aware Design Planning for Thermally Efficient 3-D Integrated Circuits

机译:通过硅Via Aware进行散热设计的高效3D集成电路设计规划

获取原文
获取原文并翻译 | 示例

摘要

3-D integrated circuits (3-D ICs) offer performance advantages due to their increased bandwidth and reduced wire-length enabled by through-silicon-via structures (TSVs). Traditionally TSVs have been considered to improve the thermal conductivity in the vertical direction. However, the lateral thermal blockage effect becomes increasingly important for TSV via farms (a cluster of TSV vias used for signal bus connections between layers) because the TSV size and pitch continue to scale in $mu{rm m}$ range and the metal to insulator ratio becomes smaller. Consequently, dense TSV farms can create lateral thermal blockages in thinned silicon substrate and exacerbate the local hotspots. In this paper, we propose a thermal-aware via farm placement technique for 3-D ICs to minimize lateral heat blockages caused by dense signal bus TSV structures. By incorporating thermal conductivity profile of via farm blocks in the design flow and enabling placement/aspect ratio optimization, the corresponding hotspots can be minimized within the wire-length and area constraints.
机译:3-D集成电路(3-D IC)具有更高的带宽和通硅通孔结构(TSV),可缩短线长,因此具有性能优势。传统上,已经考虑过TSV来改善垂直方向的导热性。但是,对于TSV通道场(用于层间信号总线连接的TSV通道簇),横向热阻挡效应变得越来越重要,因为TSV的尺寸和间距继续按<公式式= inline“> $ mu {rm m} $ 范围,并且金属与绝缘体的比例变小。因此,密集的TSV农场会在变薄的硅基板中产生横向热障,并加剧局部热点。在本文中,我们为3D IC提出了一种通过农场布局技术进行热感知的方法,以最大程度地减少由密集信号总线TSV结构引起的横向热阻塞。通过在设计流程中加入通孔农场模块的热传导曲线,并实现布局/长宽比的优化,可以在线长和面积限制内将相应的热点最小化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号