首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >RTL to Transistor Level Power Modeling and Estimation Techniques for FPGA and ASIC: A Survey
【24h】

RTL to Transistor Level Power Modeling and Estimation Techniques for FPGA and ASIC: A Survey

机译:FPGA和ASIC晶体管电平功率建模和估计技术的RTL:调查

获取原文
获取原文并翻译 | 示例

摘要

Power consumption constitutes a major challenge for electronics circuits. One possible way to deal with this issue is to consider it very soon in the design process in order to explore various design choices. A typical design flow often starts with a high-level description of a full system, which imposes to provide accurate models. Power modeling techniques can be employed, providing a way to find a relationship between power and other metrics. Furthermore, it is also important to consider efficient power characterization techniques. The role of this article is, first, to provide an overview of the register transfer level to transistor level power modeling and estimation techniques for FPGAs and ASICs devices. Second, it aims at proposing a classification of all approaches according to defined metrics, which should help designers in finding a particular method for their specific situation, even if no common reference is defined among the considered works.
机译:功耗构成了电子电路的主要挑战。处理此问题的一种可能方法是在设计过程中很快考虑它,以便探索各种设计选择。典型的设计流程通常从一个完整系统的高级描述开始,这施加了准确的模型。可以采用功率建模技术,提供一种方法来找到权力与其他度量之间的关系。此外,考虑有效的功率表征技术也很重要。本文的作用是首先,提供寄存器传输水平的概述,以为FPGA和ASIC设备的晶体管电平功率建模和估计技术。其次,它旨在根据定义的指标提出所有方法的分类,这应该有助于设计人员为其具体情况找到特定方法,即使在考虑的作品中没有定义公共参考。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号