首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Insights Into Wideband Fractional ADPLLs: Modeling and Calibration of Nonlinearity Induced Fractional Spurs
【24h】

Insights Into Wideband Fractional ADPLLs: Modeling and Calibration of Nonlinearity Induced Fractional Spurs

机译:宽带分数ADPLL的见解:非线性引起的分数杂散的建模和校准

获取原文
获取原文并翻译 | 示例

摘要

As technology pushes deeper into the nanoscale, the difficulty in developing high-performance analog functions has driven an explosion in digitally intensive architectures to replace them. Commonalities among these new architectures include a paradigm shift toward temporal versus voltage encoding of analog signals, and the extensive use of digital calibration. In particular, recent developments in fractional-N all-digital phase-locked loops (ADPLLs) have proven them to be competitive with analog state of the art for narrowband applications, demonstrating excellent phase noise and achieving even traditionally difficult standards such as GSM. However, to achieve comparable high performance for wideband applications requires a reduction in fractional spurs. This paper provides a brief summary of ADPLL architectures, leading to a prototype synthesizer at 3 GHz which implements a spurious tone reduction technique. Along the way, an efficient simulation model to predict fractional spur amplitude and frequency in ADPLLs is presented. The 3 GHz prototype operates from a flexible reference frequency, between 25 MHz–100 MHz, has in-band phase noise of $-$101 dBc/Hz with a decade of loop bandwidth programmability, and in-band spurs below $-$45 dBc. The synthesizer occupies 0.4 $hbox{mm}^{2}$ in 65 nm digital CMOS and consumes less than 10 mW from a 1.2 V supply.
机译:随着技术更深入地发展到纳米级,开发高性能模拟功能的困难已导致数字密集型体系结构的爆炸性增长,以取代它们。这些新架构之间的共性包括向模拟信号的时间编码与电压编码之间的范式转变,以及数字校准的广泛使用。尤其是,小数N分全数字锁相环(ADPLL)的最新发展证明,它们在窄带应用方面与现有的模拟技术相比具有竞争力,证明了出色的相位噪声,甚至可以实现传统上困难的标准,例如GSM。但是,要在宽带应用中达到可比的高性能,就需要减少杂散。本文对ADPLL架构进行了简要总结,介绍了在3 GHz频率下实现原型杂波的合成器,它实现了杂散声降低技术。一路走来,提出了一种有效的仿真模型来预测ADPLL的分数杂散幅度和频率。 3 GHz原型以25 MHz–100 MHz之间的灵活参考频率工作,带内相位噪声为$-$ 101 dBc / Hz,具有十倍的环路带宽可编程性,带内杂散低于$-$ 45 dBc。该合成器在65 nm数字CMOS中占据0.4 hbox {mm} ^ {2} $,在1.2 V电源下的功耗不到10 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号