...
首页> 外文期刊>IEICE Electronics Express >A high resolution highly linear low spur fractional time-to-digital converter (FTDC) for ADPLL
【24h】

A high resolution highly linear low spur fractional time-to-digital converter (FTDC) for ADPLL

机译:适用于ADPLL的高分辨率,高线性度,低杂散分数时间数字转换器(FTDC)

获取原文

摘要

References(9) Cited-By(1) A high resolution highly linear low spur fractional time-to-digital converter (FTDC) for All Digital PLL (ADPLL) is presented. This FTDC employs a linear high gain time amplifier (TAMP) and a spur reduction digital filter to eliminate the spurs at the output. Unlike conventional TDCs, no delay line is utilized in the new FTDC, and hence no mismatch error cancelation technique is required. The FTDC structure is verified in theory and via simulation using an 180nm CMOS technology. The results illustrate a time resolution of 5psec, differential nonlinearity (DNL) free dynamic range of about 350psec, and the total power consumption, apart from the clock generator, of nearly 3mW.
机译:参考文献(9)引用依据(1)提出了一种用于全数字PLL(ADPLL)的高分辨率,高线性度,低杂散分数时间数字转换器(FTDC)。该FTDC采用线性高增益时间放大器(TAMP)和减少杂散的数字滤波器,以消除输出处的杂散。与传统的TDC不同,新的FTDC不使用延迟线,因此不需要失配误差消除技术。 FTDC结构已通过理论验证,并通过使用180nm CMOS技术的仿真得到了验证。结果表明,时间分辨率为5psec,无差分非线性(DNL)的动态范围约为350psec,除时钟发生器外的总功耗接近3mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号