首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >All-Digital Circuit-Level Dynamic Variation Monitor for Silicon Debug and Adaptive Clock Control
【24h】

All-Digital Circuit-Level Dynamic Variation Monitor for Silicon Debug and Adaptive Clock Control

机译:全数字电路级动态变化监测器,用于硅调试和自适应时钟控制

获取原文
获取原文并翻译 | 示例

摘要

A 45 nm microprocessor integrates an all-digital dynamic variation monitor (DVM) to continuously measure the impact of dynamic parameter variations on circuit-level performance to enhance silicon debug and adaptive clock control. The DVM consists of a tunable replica circuit, a time-to-digital converter, and multiplexers to measure circuit delay or frequency changes with less than a 1% measured resolution error while capturing clock-to-data correlations. In validating the DVM with microprocessor maximum clock frequency $({rm F}_{rm MAX})$ measurements, an on-die noise injector circuit induces a supply voltage $({rm V}_{rm CC})$ droop at a particular cycle in the test program. The ${rm F}_{rm MAX}$ measurement is then repeated for over a thousand iterations while shifting the droop placement to a different cycle per iteration. Silicon measurements demonstrate the DVM capability of tracking the worst case ${rm F}_{rm MAX}$ reduction to within 1% for a wide range of ${rm V}_{rm CC}$ droop profiles. Furthermore, silicon measurements reveal that ${rm F}_{rm MAX}$ is highly sensitive to the placement and magnitude of a high-frequency ${rm V}_{rm CC}$ droop during program execution, thus highlighting the value of the DVM for silicon debug. In addition, the DVM interfaces with an adaptive clock control circuit to dynamically adjust the clock frequency by changing the divide ratio in the phase-locked loop in response to persistent variations, enabling the microprocessor to adapt to the operating environme-n-nnt for maximum efficiency.
机译:一个45纳米微处理器集成了全数字动态变化监测器(DVM),可连续测量动态参数变化对电路级性能的影响,从而增强硅调试和自适应时钟控制。 DVM由可调复制电路,时间数字转换器和多路复用器组成,可在捕获时钟与数据相关性的同时,以小于1%的测量分辨率误差来测量电路延迟或频率变化。在验证具有微处理器最大时钟频率$({rm F} _ {rm MAX})$的DVM时,片上噪声注入器电路会在以下位置产生电源电压$({rm V} _ {rm CC})$下垂。测试程序中的特定周期。然后,重复$ {rm F} _ {rm MAX} $测量一千次迭代,同时将下垂位置移至每次迭代的不同周期。硅测量结果显示了DVM能够针对最广泛的$ {rm V} _ {rm CC} $下降曲线跟踪最坏情况下的$ {rm F} _ {rm MAX} $降低到1%以内。此外,硅测量结果表明,$ {rm F} _ {rm MAX} $对程序执行期间高频$ {rm V} _ {rm CC} $下降的位置和幅度高度敏感,因此突出了其价值。 DVM的芯片调试。此外,DVM与自适应时钟控制电路接口,通过响应持续变化来改变锁相环中的分频比,从而动态地调整时钟频率,从而使微处理器能够最大程度地适应工作环境。效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号