首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Power Optimization of an 11.75-Gb/s Combined Decision Feedback Equalizer and Clock Data Recovery Circuit in 0.18- CMOS
【24h】

Power Optimization of an 11.75-Gb/s Combined Decision Feedback Equalizer and Clock Data Recovery Circuit in 0.18- CMOS

机译:0.18- CMOS中的11.75-Gb / s组合决策反馈均衡器和时钟数据恢复电路的功率优化

获取原文
获取原文并翻译 | 示例

摘要

An 11.75-Gb/s combined decision feedback equalizer (DFE) and clock data recovery circuit in a 0.18-$muhbox{m}$ CMOS is presented. Various techniques are applied to reduce the chip power consumption. In particular, the feedback path of the DFE is merged with an Alexander phase detector (PD). An analysis on the speed requirements of various blocks in the PD and DFE circuits is performed to determine the optimum power dissipation of each one. It is shown that the chip power consumption is reduced by 31% compared to a conventional design. The chip is capable of equalizing copper cable channels with up to 12-dB loss at the 5.875-GHz Nyquist frequency and consumes 101 mW (not including output buffers) with a 1.8-V supply voltage.
机译:提出了在0.18-muhbox {m} $ CMOS中的11.75 Gb / s组合判决反馈均衡器(DFE)和时钟数据恢复电路。应用了各种技术来减少芯片功耗。特别是,DFE的反馈路径与亚历山大相位检测器(PD)合并在一起。对PD和DFE电路中各个模块的速度要求进行分析,以确定每个模块的最佳功耗。结果表明,与传统设计相比,芯片功耗降低了31%。该芯片能够在5.875 GHz奈奎斯特频率下均衡铜缆通道,损耗高达12 dB,并在1.8 V电源电压下消耗101 mW(不包括输出缓冲器)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号