首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Design Methodology of Subthreshold Three-Stage CMOS OTAs Suitable for Ultra-Low-Power Low-Area and High Driving Capability
【24h】

Design Methodology of Subthreshold Three-Stage CMOS OTAs Suitable for Ultra-Low-Power Low-Area and High Driving Capability

机译:适用于超低功耗小面积和高驱动能力的亚阈值三级CMOS OTA设计方法

获取原文
获取原文并翻译 | 示例

摘要

A design methodology for three-stage CMOS OTAs operating in the subthreshold region is presented. The procedure is focused on the development of ultra-low-power amplifiers requiring low silicon area but being able to drive high capacitive loads. Indeed, by following the presented methodology we designed a CMOS OTA in a 0.35- technology that occupies only , is powered with a 1-V supply, exhibits 120-dB DC gain and is able to drive a capacitive load up to 200 pF. Thanks to proposed methodology, the OTA is able to provide a 20-kHz unity gain bandwidth while consuming 195 nW, even under the high load considered. Moreover, the slew rate enhancer circuit in addition to the class AB output stage allows an average slew rate higher than 5 with the 200 pF load. Comparison with prior art shows an improvement factor in the figures of merit higher than 5.
机译:提出了在亚阈值区域内工作的三级CMOS OTA的设计方法。该程序专注于开发需要低硅面积但能够驱动高容性负载的超低功率放大器。确实,通过遵循提出的方法,我们设计了一种仅占用0.35伏技术,由1-V电源供电,具有120dB DC增益并能够驱动高达200 pF容性负载的CMOS OTA。由于采用了建议的方法,即使在考虑的高负载下,OTA仍能够提供20kHz的单位增益带宽,同时消耗195nW的功率。此外,除了AB类输出级之外,压摆率增强器电路还允许200 pF负载下的平均压摆率高于5。与现有技术的比较表明,品质因数的改进因素高于5。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号