...
首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >High-Throughput Finite Field Multipliers Using Redundant Basis for FPGA and ASIC Implementations
【24h】

High-Throughput Finite Field Multipliers Using Redundant Basis for FPGA and ASIC Implementations

机译:使用冗余基础的高通量有限域乘法器进行FPGA和ASIC实现

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Redundant basis (RB) multipliers over Galois Field () have gained huge popularity in elliptic curve cryptography (ECC) mainly because of their negligible hardware cost for squaring and modular reduction. In this paper, we have proposed a novel recursive decomposition algorithm for RB multiplication to obtain high-throughput digit-serial implementation. Through efficient projection of signal-flow graph (SFG) of the proposed algorithm, a highly regular processor-space flow-graph (PSFG) is derived. By identifying suitable cut-sets, we have modified the PSFG suitably and performed efficient feed-forward cut-set retiming to derive three novel multipliers which not only involve significantly less time-complexity than the existing ones but also require less area and less power consumption compared with the others. Both theoretical analysis and synthesis results confirm the efficiency of proposed multipliers over the existing ones. The synthesis results for field programmable gate array (FPGA) and application specific integrated circuit (ASIC) realization of the proposed designs and competing existing designs are compared. It is shown that the proposed high-throughput structures are the best among the corresponding designs, for FPGA and ASIC implementation. It is shown that the proposed designs can achieve up to 94% and 60% savings of area-delay-power product (ADPP) on FPGA and ASIC implementation over the best of the existing designs, respectively.
机译:Galois Field()上的冗余基础(RB)乘数在椭圆曲线密码学(ECC)中获得了巨大的普及,这主要是因为它们的平方和模块缩减的硬件成本可忽略不计。在本文中,我们提出了一种用于RB乘法的新的递归分解算法,以获得高吞吐量的数字串行实现。通过对所提出算法的信号流图(SFG)进行有效投影,得出了高度规则的处理器空间流图(PSFG)。通过确定合适的割集,我们对PSFG进行了适当的修改,并进行了有效的前馈割集重定时,以得出三个新颖的乘数,它们不仅比现有的乘数复杂得多,而且所需的面积和功耗也更少与其他人相比。理论分析和综合结果均证实了所提出的乘数相对于现有乘数的效率。比较了拟议设计和现有竞争设计的现场可编程门阵列(FPGA)和专用集成电路(ASIC)实现的综合结果。结果表明,针对FPGA和ASIC的实现,建议的高吞吐量结构是相应设计中最好的。结果表明,与现有最佳设计相比,拟议的设计在FPGA和ASIC实施方案上可分别节省多达94%和60%的面积延迟功率产品(ADPP)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号