首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Low-Power All-Digital Multiphase DLL Design Using a Scalable Phase-to-Digital Converter
【24h】

Low-Power All-Digital Multiphase DLL Design Using a Scalable Phase-to-Digital Converter

机译:低功耗全数字多相DLL设计使用可扩​​展的阶段 - 数字转换器

获取原文
获取原文并翻译 | 示例

摘要

This work presents a low-power all-digital approach to multiphase delay locked loop (DLL) design by the use of a scalable phase-to-digital converter (PDC) based on asynchronous sampling. The PDC is used as a linear phase detector (PD) with the ability to measure any phase difference leading to a shorter delay line with less power consumption. Two different approaches for the delay cell implementation are investigated. The digitally controlled shunt-capacitor inverter (SCI) delay cell leads to an extremely small design with the delay line being the only analog component, while the voltage controlled current-starved inverter (CSI) delay cell has a lower power consumption and less jitter. The proposed design procedure of the SCI based DLL allows fast simulation using Verilog based models since no analog low pass filter is required. Using the proposed modeling technique for the PDC, the behavior of the DLL can be estimated based on input clock jitter specifications. The SCI and CSI based multiphase DLL designs are fabricated in a 65nm CMOS process operated from a 1.2V supply. The proposed SCI based DLL occupies only 0.0048 mm(2) of active area and consumes 2.25mW at 2.5GHz input frequency with a 622.6MHz sample clock. The RMS jitter of the circuit is 1.2 ps and 1.4 ps for the DLL loop and the phase shifter loop, respectively. The RMS jitter is significantly reduced with the CSI based DLL to 0.86 ps and the power consumption of 2.64mW at 4GHz input frequency with a 996.1MHz sample clock provides an improved power efficiency compared to the SCI based DLL. As a trade-off, the area is increased to 0.0085 mm(2) due to the use of a Delta Sigma modulator and an analog low pass filter.
机译:这项工作通过使用基于异步采样的可伸缩的阶段 - 数字转换器(PDC)介绍了多相延迟锁定环(DLL)设计的低功耗全数字方法。 PDC用作线性相位检测器(PD),其能够测量导致具有较少功耗的延迟线的任何相位差。研究了延迟细胞实现的两种不同方法。数字控制的分流电容逆变器(SCI)延迟电池导致具有极小的设计,延迟线是唯一的模拟分量,而电压控制的电流饥饿的逆变器(CSI)延迟电池具有较低的功耗和更少的抖动。基于SCI的DLL的所提出的设计过程允许使用基于Verilog的模型进行快速仿真,因为不需要模拟低通滤波器。使用所提出的PDC建模技术,可以基于输入时钟抖动规范估计DLL的行为。基于SCI和CSI的多相DLL设计是在从1.2V电源操作的65nm CMOS工艺中制造的。所提出的基于SCI的DLL仅占0.0048毫米(2)的有源区,并在2.5GHz输入频率下消耗2.25mW,具有622.6MHz采样时钟。电路的RMS抖动分别为DLL环路和进样器环路的1.2 ps和1.4 ps。 CSI基于CSI的DLL至0.86 PS和4GHz输入频率的功耗大大降低了RMS抖动,与996.1MHz采样时钟的功耗相比,与基于SCI的DLL相比提供了改进的功率效率。由于使用Delta Sigma调制器和模拟低通滤波器,该区域增加到0.0085毫米(2)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号