...
首页> 外文期刊>Computer Architecture Letters >A High-Level Power Model for MPSoC on FPGA
【24h】

A High-Level Power Model for MPSoC on FPGA

机译:FPGA上的MPSoC的高级功耗模型

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a framework for high-level power estimation of multiprocessor systems-on-chip (MPSoC) architectures on FPGA. The technique is based on abstract execution profiles, called event signatures. As a result, it is capable of achieving good evaluation performance, thereby making the technique highly useful in the context of early system-level design space exploration. We have integrated the power estimation technique in a system-level MPSoC synthesis framework. Using this framework, we have designed a range of different candidate MPSoC architectures and compared our power estimation results to those from real measurements on a Virtex-6 FPGA board.
机译:本文提出了一个用于在FPGA上对多处理器片上系统(MPSoC)架构进行高级功耗估计的框架。该技术基于称为事件签名的抽象执行配置文件。结果,它能够实现良好的评估性能,从而使该技术在早期系统级设计空间探索的背景下非常有用。我们已将功耗估算技术集成在系统级MPSoC综合框架中。使用该框架,我们设计了一系列不同的候选MPSoC架构,并将功耗估算结果与Virtex-6 FPGA板上的实际测量结果进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号