...
首页> 外文期刊>VLSI Design >A Signature-Based Power Model for MPSoC on FPGA
【24h】

A Signature-Based Power Model for MPSoC on FPGA

机译:FPGA上基于签名的MPSoC功耗模型

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a framework for high-level power estimation of multiprocessor systems-on-chip (MPSoC) architectures on FPGA. The technique is based on abstract execution profiles, called event signatures, and it operates at a higher level of abstraction than, for example, commonly used instruction-set simulator (ISS)-based power estimation methods and should thus be capable of achieving good evaluation performance. As a consequence, the technique can be very useful in the context of early system-level design space exploration. We integrated the power estimation technique in a system-level MPSoC synthesis framework. Subsequently, using this framework, we designed a range of different candidate architectures which contain different numbers of MicroBlaze processors and compared our power estimation results to those from real measurements on a Virtex-6 FPGA board.
机译:本文提出了一个用于在FPGA上对多处理器片上系统(MPSoC)架构进行高级功耗估算的框架。该技术基于称为事件签名的抽象执行配置文件,并且比例如基于常用指令集模拟器(ISS)的功率估计方法的抽象级别更高,因此应该能够实现良好的评估性能。因此,该技术在早期系统级设计空间探索的背景下可能非常有用。我们将功耗估算技术集成到了系统级MPSoC综合框架中。随后,使用该框架,我们设计了一系列不同的候选架构,其中包含不同数量的MicroBlaze处理器,并将我们的功耗估算结果与Virtex-6 FPGA板上的实际测量结果进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号