首页> 外文期刊>Emerging and Selected Topics in Circuits and Systems, IEEE Journal on >Design of Subthreshold SRAMs for Energy-Efficient Quality-Scalable Video Applications
【24h】

Design of Subthreshold SRAMs for Energy-Efficient Quality-Scalable Video Applications

机译:节能型质量可伸缩视频应用的亚阈值SRAM设计

获取原文
获取原文并翻译 | 示例
       

摘要

The design of embedded subthreshold SRAMs for a quality-scalable H.264 video decoder IP is presented in this paper. In addition to the conventional 7T SRAM bitcell, we adopted power-gating techniques and multi-output dynamic circuits in order to achieve a low ${rm VDD}_{min}$, a small area overhead, and a higher operating speed. A 256$times$ 32 90-nm SRAM macro was designed for verifying the proposed design techniques. The H.264 IP provides energy-efficient scalable video decoding of 42.8 pJ/cycle for QCIF and 235 pJ/cycle for HD720 at 0.3 V and 0.7 V, respectively.
机译:本文介绍了用于质量可缩放的H.264视频解码器IP的嵌入式亚阈值SRAM的设计。除了传统的7T SRAM位单元之外,我们还采用了功率门控技术和多输出动态电路,以实现较低的$ {rm VDD} _ {min} $,较小的面积开销和较高的工作速度。设计了一个256×32的90-nm SRAM宏,用于验证所提出的设计技术。 H.264 IP在0.3 V和0.7 V时,分别为QCIF提供42.8 pJ /周的节能扩展视频解码,为HD720提供235 pJ /周的节能视频解码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号