首页> 外文OA文献 >Low-power and application-specific SRAM design for energy-efficient motion estimation
【2h】

Low-power and application-specific SRAM design for energy-efficient motion estimation

机译:低功耗和专用sRam设计,用于节能运动估算

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Video content is expected to account for 70% of total mobile data traffic in 2015. High efficiency video coding, in this context, is crucial for lowering the transmission and storage costs for portable electronics. However, modern video coding standards impose a large hardware complexity. Hence, energy-efficiency of these hardware blocks is becoming more critical than ever before for mobile devices. SRAMs are critical components in almost all SoCs affecting the overall energy-efficiency. This thesis focuses on algorithm and architecture development as well as low-power and application-specific SRAM design targeting motion estimation. First, a motion estimation design is considered for the next generation video standard, HEVC. Hardware cost and coding efficiency trade-offs are quantified and an optimum design choice between hardware complexity and coding efficiency is proposed. Hardware-efficient search algorithm, shared search range across CU engines and pixel pre-fetching algorithms provide 4.3x area, 56x on-chip bandwidth and 151 x off-chip bandwidth reduction. Second, a highly-parallel motion estimation design targeting ultra-low voltage operation and supporting AVC/H.264 and VC-1 standards are considered. Hardware reconfigurability along with frame and macro-block parallel processing are implemented for this engine to maximize hardware sharing between multiple standards and to meet throughput constraints. Third, in the context of low-power SRAMs, a 6T and an 8T SRAM are designed in 28nm and 45nm CMOS technologies targeting low voltage operation. The 6T design achieves operation down to 0.6V and the 8T design achieves operation down to 0.5V providing ~ 2.8x and ~ 4.8x reduction in energy/access respectively. Finally, an application-specific SRAM design targeted for motion estimation is developed. Utilizing the correlation of pixel data to reduce bit-line switching activity, this SRAM achieves up to 1.9x energy savings compared to a similar conventional 8T design. These savings demonstrate that application-specific SRAM design can introduce a new dimension and can be combined with voltage scaling to maximize energy-efficiency.
机译:预计2015年视频内容将占移动数据总流量的70%。在这种情况下,高效视频编码对于降低便携式电子产品的传输和存储成本至关重要。然而,现代视频编码标准强加了很大的硬件复杂性。因此,对于移动设备而言,这些硬件模块的能源效率变得比以往任何时候都更为重要。 SRAM是几乎所有SoC中影响整体能效的关键组件。本文着重于算法和体系结构开发以及针对运动估计的低功耗和专用SRAM设计。首先,考虑将运动估计设计用于下一代视频标准HEVC。量化了硬件成本和编码效率之间的折衷,并提出了在硬件复杂度和编码效率之间的最佳设计选择。硬件高效的搜索算法,跨CU引擎共享的搜索范围以及像素预取算法可提供4.3倍的面积,56倍的片内带宽和151倍的片外带宽缩减。其次,考虑了针对超低压操作并支持AVC / H.264和VC-1标准的高度并行运动估计设计。为此引擎实现了硬件可重新配置性以及帧和宏块并行处理,以最大化多个标准之间的硬件共享并满足吞吐量限制。第三,在低功耗SRAM的背景下,针对28V和45nm CMOS技术设计了6T和8T SRAM,以实现低电压工作。 6T设计可实现低至0.6V的工作,而8T设计可实现低至0.5V的工作,分别降低了约2.8倍和约4.8倍的能耗。最后,开发了针对运动估计的专用SRAM设计。与类似的传统8T设计相比,利用像素数据的相关性来减少位线切换活动,该SRAM节省的能源高达1.9倍。这些节省表明,针对特定用途的SRAM设计可以引入新的尺寸,并且可以与电压缩放组合使用,以最大程度地提高能效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号