首页> 外文期刊>Electronicsletters >Ladder-shaped network for ESD protection of millimetre-wave CMOS ICs
【24h】

Ladder-shaped network for ESD protection of millimetre-wave CMOS ICs

机译:梯形网络,用于毫米波CMOS IC的ESD保护

获取原文
获取原文并翻译 | 示例
           

摘要

A compact ladder-shaped electrostatic discharge (ESD) protection circuit is presented for millimetre-wave integrated circuits (ICs) in CMOS technology. Multiple shorted shunt stubs form a ladder network together with series stubs as ESD protection that discharges current/voltage pulses caused by an ESD event, while at the same time the network is embedded as part of the matching circuit for a normal operation. A 60 GHz low-noise amplifier using a 90 nm CMOS process is demonstrated with the proposed ESD protection methodology that introduces less than 1 dB insertion loss. Owing to the ESD current distribution through multiple shorted stubs, the proposed methodology is useful to millimetre-wave ICs with advanced CMOS technology that suffers from higher sheet resistance of the metal layers.
机译:提出了一种紧凑的梯形静电放电(ESD)保护电路,用于CMOS技术中的毫米波集成电路(IC)。多个短路的并联支路与串联支路一起构成梯形网络,作为ESD保护,可释放由ESD事件引起的电流/电压脉冲,同时,该网络被嵌入为匹配电路的一部分,以进行正常操作。所提出的ESD保护方法论证了采用90 nm CMOS工艺的60 GHz低噪声放大器,该方法引入的插入损耗小于1 dB。由于通过多个短截线产生的ESD电流分布,因此所提出的方法对于具有先进CMOS技术的毫米波IC很有用,该技术遭受了金属层更高的薄层电阻的困扰。

著录项

  • 来源
    《Electronicsletters》 |2009年第15期|795-797|共3页
  • 作者

    J.-D. Park; A.M. Niknejad;

  • 作者单位

    Department of Electrical Engineering and Computer Science, University of California at Berkeley, Berkeley,CA 94720, USA;

    Department of Electrical Engineering and Computer Science, University of California at Berkeley, Berkeley,CA 94720, USA;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号