首页> 外文期刊>Electron Devices Society, IEE >Evaluation of Monolithic 3-D Logic Circuits and 6T SRAMs With InGaAs-n/Ge-p Ultra-Thin-Body MOSFETs
【24h】

Evaluation of Monolithic 3-D Logic Circuits and 6T SRAMs With InGaAs-n/Ge-p Ultra-Thin-Body MOSFETs

机译:使用InGaAs-n / Ge-p超薄体MOSFET评估单片3-D逻辑电路和6T SRAM

获取原文
获取原文并翻译 | 示例
       

摘要

This paper evaluates monolithic 3-D logic circuits and 6T SRAMs composed of InGaAs-n/Ge-p ultra-thin-body MOSFETs while considering interlayer coupling through TCAD mixedmode model. This paper indicates that monolithic 3-D InGaAs/Ge logic circuits provide equal leakage and better delay performance compared with planar 2-D structure through optimized 3-D layout. The monolithic 3-D InGaAs/Ge 6T SRAMs can simultaneously improve the cell stability and performance through optimized 3-D layout. We suggest two 3-D SRAM layout designs for high performance and low power applications, respectively. Moreover, with optimized 3-D layout designs, InGaAs/Ge logic circuits exhibit larger delay improvement, and the 6T SRAMs exhibit larger read access time and time-to-write improvement compared with Si counterparts.
机译:本文评估了由InGaAs-n / Ge-p超薄体MOSFET组成的单片3-D逻辑电路和6T SRAM,同时考虑了通过TCAD混合模式模型进行的层间耦合。本文指出,通过优化的3D布局,单片3D InGaAs / Ge逻辑电路与平面2D结构相比,具有相等的泄漏和更好的延迟性能。单片3-D InGaAs / Ge 6T SRAM可以通过优化的3-D布局同时提高单元稳定性和性能。我们建议分别针对高性能和低功耗应用的两种3-D SRAM布局设计。此外,通过优化的3D布局设计,与Si同类产品相比,InGaAs / Ge逻辑电路具有更大的延迟改善,而6T SRAM具有更大的读取访问时间和写入时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号