首页> 外文期刊>IEEE Transactions on Electron Devices >Complementary-LVTSCR ESD protection circuit for submicron CMOS VLSI/ULSI
【24h】

Complementary-LVTSCR ESD protection circuit for submicron CMOS VLSI/ULSI

机译:用于亚微米CMOS VLSI / ULSI的互补LVTSCR ESD保护电路

获取原文
获取原文并翻译 | 示例

摘要

There is one LVTSCR device merged with short-channel NMOS and another LVTSCR device merged with short-channel PMOS in a complementary style to offer effective and direct ESD discharging paths from the input or output pads to VSS and VDD power lines. The trigger voltages of LVTSCR devices are lowered to the snapback-breakdown voltages of short-channel NMOS and PMOS devices. This complementary-LVTSCR ESD protection circuit offers four different discharging paths to one-by-one bypass the four modes of ESD stresses at the pad, so it can effectively avoid unexpected ESD damage on internal circuits. Experimental results show that it provides excellent ESD protection capability in a smaller layout area as compared to the conventional CMOS ESD protection circuit. The device characteristics under a high-temperature environment of up to 150/spl deg/C are also experimentally investigated to guarantee the safety of this proposed ESD protection circuit.
机译:有一种LVTSCR器件与短通道NMOS合并,另一种LVTSCR器件与短通道NMOS合并,以互补的方式提供从输入或输出焊盘到VSS和VDD电源线的有效且直接的ESD放电路径。 LVTSCR器件的触发电压降低到短沟道NMOS和PMOS器件的骤降击穿电压。这种互补的LVTSCR ESD保护电路提供了四个不同的放电路径,以一个接一个地绕过焊盘上的ESD应力的四种模式,因此可以有效避免内部电路受到意外ESD损坏。实验结果表明,与传统的CMOS ESD保护电路相比,它在较小的布局面积内具有出色的ESD保护能力。还通过实验研究了在高达150 / spl deg / C的高温环境下的器件特性,以保证所提出的ESD保护电路的安全性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号