首页> 外文期刊>IEEE Transactions on Electron Devices >Damascene W/TiN gate MOSFETs with improved performance for 0.1-/spl mu/m regime
【24h】

Damascene W/TiN gate MOSFETs with improved performance for 0.1-/spl mu/m regime

机译:镶嵌W / TiN栅极MOSFET在0.1- / splμm/ m范围内具有改进的性能

获取原文
获取原文并翻译 | 示例

摘要

W/TiN gate CMOS technologies with improved performance were investigated using a damascene metal gate process. 0.1-/spl mu/m W/TiN stacked gate CMOS devices with high performance and good driving ability were fabricated successfully by optimizing the W/TiN stacked gate structure, improving the W/TiN gate electrode sputtering technology, and reducing W/TiN stacked gate MOSFET surface states and threshold voltages. A super steep retrograde (SSR) channel doping with heavy ion implantation, /sup 115/In/sup +/ for NMOS and /sup 121/Sb/sup +/ for PMOS, was applied here to obtain a reasonably lower threshold voltage and to suppress short-channel effects (SCEs). Non-CMP technology, used to replace CMP during the damascene metal gate process, was also explored. The propagation delay time of 57 stage W/TiN gate CMOS ring oscillators was 13 ps/stage at 3 V and 25 ps/stage at 1.5 V, respectively. Better performance would be achieved by using Co/Ti salicide source/drain (S/D) and thinner gate dielectrics.
机译:使用镶嵌金属栅极工艺研究了具有改进性能的W / TiN栅极CMOS技术。通过优化W / TiN堆叠栅结构,改进W / TiN栅电极溅射技术并减少W / TiN堆叠,成功制造了具有高性能和驱动能力的0.1- / splμu/ m W / TiN堆叠栅CMOS器件。栅极MOSFET表面状态和阈值电压。此处采用重离子注入的超陡逆行(SSR)沟道掺杂,对于NMOS为/ sup 115 / In / sup + /,对于PMOS为/ sup 121 / Sb / sup + /,以获得合理较低的阈值电压,并且抑制短通道效应(SCE)。还研究了在镶嵌金属栅极工艺中用来代替CMP的非CMP技术。 57级W / TiN门CMOS环形振荡器的传播延迟时间在3 V时为13 ps /级,在1.5 V时为25 ps /级。通过使用Co / Ti硅化物源/漏(S / D)和更薄的栅极电介质,可以获得更好的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号