首页> 外文期刊>IEEE Transactions on Electron Devices >Three-Dimensional Packaging Technology for Stacked DRAM With 3-Gb/s Data Transfer
【24h】

Three-Dimensional Packaging Technology for Stacked DRAM With 3-Gb/s Data Transfer

机译:具有3 Gb / s数据传输能力的堆叠式DRAM的三维包装技术

获取原文
获取原文并翻译 | 示例

摘要

A 3-D packaging technology is developed for stacked dynamic random access memory (DRAM) with through-silicon vias (TSVs). Eight different dry etchers were evaluated for deep Si etching. Highly doped poly-Si TSVs were used for vertical traces inside silicon and interconnection between DRAM chips to realize a DRAM-compatible process. Through optimization of process conditions and layout design, a fast poly-Si filling has been obtained. The entire packaging was carried out at the wafer level by using smart chip connection with feedthrough interposer (FTI) technology. A new bump and wiring structure for the FTI has also been developed for fine-pitch and low-cost bonding. Normal operation during DRAM read/write was confirmed on a 512-Mb DRAM with TSVs, with an I/F chip as a memory controller. Simulation and measurement of the transfer function of the FTI wiring showed a 3-Gb/s/pin data transfer capability.
机译:开发了一种3-D封装技术,用于带有硅通孔(TSV)的堆叠动态随机存取存储器(DRAM)。对八种不同的干蚀刻剂进行了深硅蚀刻。高掺杂的多晶硅TSV用于硅内部的垂直走线以及DRAM芯片之间的互连,以实现DRAM兼容工艺。通过优化工艺条件和布局设计,已经获得了快速的多晶硅填充。通过使用带有穿通插入器(FTI)技术的智能芯片连接,整个封装都在晶圆级进行。还开发了一种用于FTI的新型凸点和布线结构,用于精细间距和低成本的接合。在具有TSV的512 Mb DRAM(以I / F芯片作为存储控制器)上,确认了DRAM读/写期间的正常操作。 FTI布线的传递函数的仿真和测量显示出3 Gb / s / pin的数据传递能力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号