首页> 外文期刊>Electron Devices, IEEE Transactions on >Numerical and Experimental Investigation on a Novel High-Voltage ( $>$ 600-V) SOI LDMOS in a Self-Isolation HVIC
【24h】

Numerical and Experimental Investigation on a Novel High-Voltage ( $>$ 600-V) SOI LDMOS in a Self-Isolation HVIC

机译:自隔离HVIC中新型高压($> $ 600-V)SOI LDMOS的数值和实验研究

获取原文
获取原文并翻译 | 示例

摘要

In order to achieve a high breakdown voltage (BV) and to realize self-isolation in high-voltage ICs (HVICs), a novel high-voltage n-channel lateral double-diffused MOS (LDMOS) with a buried n-island layer (BNIL) placed at the interface between a p-type silicon-on-insulator (SOI) layer and a buried-oxide (BOX) layer (BNIL SOI) is proposed. Its breakdown mechanism is investigated theoretically and experimentally. In a high-voltage blocking state, the ionized donors in the depleted n-islands make the electric field in the n-islands monotonously increase rather than decrease, as exhibited in the p-SOI region. This leads to an increase in the SOI layer bottom-interface field strength from 10 $hbox{V}/muhbox{m}$ in the conventional p-SOI to 27 $hbox{V}/muhbox{m}$ in the BNIL SOI, and as result, the electric field strength in the BOX, i.e., $E_{I}$, increases from 30 to 82 $hbox{V}/muhbox{m}$. The holes collected in the space between the depleted n-islands help maintain the high $E_{I}$. Consequently, the BV is enhanced. The p-SOI layer, along with the implanted n-drift region and discontinuous buried n-islands, is demonstrated to have enhanced self-isolation, which removes the need for deep dielectric isolation trenches in power ICs. The dependence of breakdown characteristics and isolation performance on the structure parameters has been analyzed. A test self-isolation SOI HVIC with a 660-V BNIL LDMOS has been fabricated in a 20- $muhbox{m}$ SOI layer over a 4- $muhbox{m}$ BOX layer, which has verified th-n-ne feasibility and validity of the new concept.
机译:为了实现高击穿电压(BV)并实现高压IC(HVIC)中的自隔离,一种新型的具有埋入式n岛层的高压n沟道横向双扩散MOS(LDMOS)(提出了将BNIL)放置在p型绝缘体上硅(SOI)层和掩埋氧化物(BOX)层(BNIL SOI)之间的界面。从理论上和实验上研究了其分解机理。在高压阻断状态下,耗尽的n岛中的电离施主使n岛中的电场单调增加而不是减少,如p-SOI区域所示。这导致SOI层底部界面的场强从传统的p-SOI中的10 $ hbox {V} / muhbox {m} $增加到BNIL SOI中的27 $ hbox {V} / muhbox {m} $ ,因此,BOX中的电场强度,即$ E_ {I} $,从30 $ hbox {V} / muhbox {m} $增加到82。在耗尽的n岛之间的空间中收集的空穴有助于维持较高的$ E_ {I} $。因此,增强了BV。 p-SOI层以及注入的n型漂移区和不连续的掩埋n型岛被证明具有增强的自隔离性,从而消除了对功率IC中深电介质隔离沟槽的需求。分析了击穿特性和隔离性能对结构参数的依赖性。已在具有20-muhbox {m} $ BOX层的20-muhbox {m} $ SOI层中制造了具有660V BNIL LDMOS的测试自隔离SOI HVIC,这已验证了n-ne新概念的可行性和有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号