首页> 外文期刊>Electron Devices, IEEE Transactions on >An Interface-Induced Dielectric Properties Degradation in Heterogeneous Stacked Device With P(VDF-TrFE)-Based Ferroelectric Polymers
【24h】

An Interface-Induced Dielectric Properties Degradation in Heterogeneous Stacked Device With P(VDF-TrFE)-Based Ferroelectric Polymers

机译:基于P(VDF-TRFE)的铁电聚合物的异质堆叠装置中的界面诱导的介电性能降解

获取原文
获取原文并翻译 | 示例

摘要

Heterogeneous stacked electronics are one of the major topics in flexible electronics applications, which require high performances. At the same time, P(VDF-TrFE)-based polymers with unique characteristics, e.g., ferroelectric and flexible properties, also bring attention to heterogeneous stacked device applications. Since the interfacial characteristic has strong effects with performance and reliability, therefore, it becomes one of the key issues in P(VDF-TrFE)-based heterogeneous stacked devices. In this article, a mechanism of an interface trap charge-induced low-k interfacial layer was proposed and examined by experimental methods. To analyze the low-k interfacial layer effects, both general-doping (few 10 15 cm −3 ) p-type and n-type silicon substrate were used. These experimental results showed that different types of silicon substrates have distinct interface properties. Then, different interface trap density ( $1.75imes 10^{12}$ $4.1imes 10^{11}$ eV −1 cm −2 ) silicon substrates were fabricated to further analyze the low-k interfacial layer. These showed the substrate with the lowest interface trap density has less low-k interfacial effect than other substrates do. Based on these experimental verifications, the mechanism of interface trap charge-induced low-k interface characteristic was proposed. As a consequence, this interface trap–charge-induced behavior is a necessary consideration for applications of heterogeneous stacked devices.
机译:异构堆叠电子是柔性电子应用中的主要主题之一,需要高性能。同时,P(VDF-TRFE)基于具有独特特性的聚合物,例如铁电和柔性特性,也引起了异构堆叠器件应用。由于界面特性具有强大的性能和可靠性,因此它成为基于P(VDF-TRFE)的异构堆叠设备的关键问题之一。在本文中,提出了界面捕集电荷引起的低k界面层的机制,并通过实验方法检查。要分析低k个界面层效应,普遍掺杂(几个10 15 cm - 3 )p型和n型硅衬底。这些实验结果表明,不同类型的硅基衬底具有明显的界面性质。然后,不同的接口陷阱密度(<内联 - 公式XMLNS:MML =“http://www.w3.org/1998/math/mathml”xmlns:xlink =“http://www.w3.org/1999/xlink “> $ 1.75 times 10 ^ {12} $ - <内联公式XMLNS:MML =”http://www.w3 .org / 1998 / math / mathml“xmlns:xlink =”http://www.w3.org/1999/xlink“> $ 4.1 times 10 ^ {11} $ ep - 1 cm - 2 )硅基衬底以进一步分析低k界面层。这些显示基板具有最低界面捕集密度的低k界面效果,而不是其他基材。基于这些实验验证,提出了界面陷阱电荷引起的低k接口特性的机制。结果,该接口陷阱电荷引起的行为是对异构堆叠设备的应用的必要考虑因素。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号