首页> 外文期刊>IEEE Transactions on Electron Devices >An Analytical Model for the Effective Drive Current in CMOS Circuits
【24h】

An Analytical Model for the Effective Drive Current in CMOS Circuits

机译:CMOS电路中有效驱动电流的解析模型

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

Inverter delay is often evaluated as CVdd/I-eff, where C is the load capacitance, V-dd is the supply voltage, and I-eff is the effective drive current derived by approximating the inverter switching trajectory with a linear model. The I-eff model utilizes high and low drain currents conventionally measured in wafer acceptance tests and does not require extraction of any parameters. Ease of use combined with reasonable accuracy (similar to 15%) is the main reason for wide application of CVdd/I-eff delay metrics. However, CVdd/I-eff expression produces large errors when applied to another two important basic circuits: nand and nor. This is because nand and nor circuits contain transistor series connections not accounted for in the inverter model. In this paper, an analytical solution for the transistor series connection influence on the discharge/charge operation in nandor circuits is provided. The model for nandor effective drive current (denoted as I-stack) developed in this paper maintains simplicity of the original Ieff expression. It requires only one additional measurement of the linear current. Model accuracy was assessed by comparing to extensive SPICE delay simulations of nand and nor circuits designed using state-of-the-art MOS technologies. Comparison results show that CVdd/I-stack equation provides similar to 15% accuracy for nandor circuits in line with CVdd/I-eff accuracy for inverter. In an era of emphasis on low-power design, the developed model presents convenient means of exploring design space when optimizing circuit supply voltage for low-power operation.
机译:逆变器延迟通常评估为CVdd / I-eff,其中C是负载电容,V-dd是电源电压,I-eff是通过用线性模型近似逆变器开关轨迹得出的有效驱动电流。 I-eff模型利用了在晶圆验收测试中通常测量的高和低漏极电流,并且不需要提取任何参数。易于使用以及合理的准确性(大约15%)是广泛使用CVdd / I-eff延迟指标的主要原因。但是,将CVdd / I-eff表达式应用于另外两个重要的基本电路:nand和nor时,会产生很大的误差。这是因为nand和nor电路都包含在逆变器模型中未考虑的晶体管串联连接。本文提供了一种晶体管串联连接对nand / nor电路中的放电/充电操作影响的分析解决方案。本文开发的nand / nor有效驱动电流模型(称为I-stack)保持了原始Ieff表达式的简单性。它仅需要对线性电流进行一次额外的测量。通过与使用最新MOS技术设计的nand和nor电路的大量SPICE延迟仿真进行比较,评估了模型的准确性。比较结果表明,Cvdd / I-stack方程可为nand / nor电路提供接近15%的精度,与逆变器的CVdd / I-eff精度一致。在重视低功耗设计的时代,开发的模型提供了一种在优化电路电源电压以实现低功耗操作时探索设计空间的便捷方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号