首页> 外文期刊>IEEE Electron Device Letters >Impact of High-$k$ Gate Dielectrics on the Device and Circuit Performance of Nanoscale FinFETs
【24h】

Impact of High-$k$ Gate Dielectrics on the Device and Circuit Performance of Nanoscale FinFETs

机译:高k $栅极电介质对纳米级FinFET器件和电路性能的影响

获取原文
获取原文并翻译 | 示例

摘要

The impact of high-k gate dielectrics on device short-channel and circuit performance of fin field-effect transistors is studied over a wide range of dielectric permittivities k. It is observed that there is a decrease in the parasitic outer fringe capacitance Cof in addition to an increase in the internal fringe capacitance Cif with high-k dielectrics, which degrades the short-channel effects significantly. It is shown that fin width scaling is the most suitable approach to recover the degradation in the device performance due to high-k integration. Furthermore, from the circuit perspective, for the 32-nm technology generation, the presence of an optimum k for a given target subthreshold leakage current has been identified by various possible approaches such as fin width scaling, fin-doping adjustment, and gate work function engineering
机译:在宽介电常数k范围内研究了高k栅极电介质对鳍式场效应晶体管的器件短沟道和电路性能的影响。观察到,除了具有高k电介质的内部边缘电容Cif增加之外,寄生外部边缘电容Cof也减小了,这显着降低了短沟道效应。结果表明,鳍片宽度缩放是恢复由于高k集成而导致的器件性能下降的最合适方法。此外,从电路角度来看,对于32纳米技术的一代,已经通过各种可能的方法(例如鳍宽度调节,鳍掺杂调整和栅极功函数)确定了给定目标亚阈值泄漏电流的最佳k的存在。工程

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号