首页> 外文期刊>Computers & Digital Techniques, IET >Single-configuration fault detection in applicationdependent testing of field programmable gate array interconnects
【24h】

Single-configuration fault detection in applicationdependent testing of field programmable gate array interconnects

机译:现场可编程门阵列互连的应用相关测试中的单配置故障检测

获取原文
获取原文并翻译 | 示例

摘要

This study presents a new method for application testing of field programmable gate array (FPGA) interconnects at run time. This method utilises new features related to the function for the programming of the look up tables (LUTs), the utilisation (by logic activation/deactivation) of the nets in a interconnect configuration as well as the primary (unused) input/outputs (IOs) of the FPGAs. A new LUT programming function is introduced; the proposed method retains the original interconnect configuration and modifies the function of the LUTs using the so-called 1-bit sum function (1-BSF); the 1-BSF detects all possible stuck-at and bridging faults (of all cardinalities) by utilising the all zeros' vector and a walking-1 test set. As validated by simulation for benchmark circuits (implemented on the Xilinx Virtex4 and Virtex5), the proposed method (with a polynomial time complexity) results in a single test configuration with 100% coverage. These results also show that the proposed method requires a larger number of test vectors and an availability of unused IOs.
机译:这项研究提出了一种在运行时对现场可编程门阵列(FPGA)互连进行应用测试的新方法。此方法利用了与以下功能有关的新功能:查找表(LUT)的编程,互连配置中网络的利用率(通过逻辑激活/停用)以及主要(未使用)输入/输出(IO) )。引入了新的LUT编程功能;所提出的方法保留了原始的互连配置,并使用所谓的1位和函数(1-BSF)修改了LUT的功能; 1-BSF通过使用全零矢量和walking-1测试集来检测(所有基数的)所有可能的卡住和桥接故障。通过对基准电路(在Xilinx Virtex4和Virtex5上实现)进行的仿真验证,所提出的方法(具有多项式时间复杂度)导致单一测试配置具有100%的覆盖率。这些结果还表明,所提出的方法需要大量的测试向量,并且需要使用未使用的IO。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号