...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Application-Independent Testing of 3-D Field Programmable Gate Array Interconnect Faults
【24h】

Application-Independent Testing of 3-D Field Programmable Gate Array Interconnect Faults

机译:与应用无关的3D现场可编程门阵列互连故障测试

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

3-D integration has been touted as an approach to reducing the lengths of critical paths in field-programmable gate arrays (FPGAs). A 3-D chip stacks a number of 2-D FPGA bare dies, interconnected by through-silicon vias (TSVs) and micro bumps, to attain a high packing density. However, the technology also introduces new types of defects, such as TSV void and microbump misalignment. Testing the interconnection faults becomes inevitable. In this paper, we present an automatic test pattern generator for open, short, and delay faults on 3-D FPGA interconnects by exploiting the regularity of switch matrix topology and forming repetitive paths with finite steps and with loop-back. The experimental results show that 12 test patterns (TPs) suffice to achieve 100% open fault coverage (FC). To detect all possible neighboring short faults, we need more than 40 TPs, whose number increases only slightly with the height of the 3-D FPGA. The TPs have high delay FC (96%) for 3-D FPGAs with the number of configurable logic blocks ranging from 50$,times,$ 50$,times,$2 to 50 $,times,$50$,times,$6, demonstrating the scalability of our method.
机译:3D集成已被吹捧为减少现场可编程门阵列(FPGA)中关键路径长度的一种方法。 3-D芯片堆叠了多个2-D FPGA裸芯片,并通过硅通孔(TSV)和微凸点互连,以实现高封装密度。但是,该技术还引入了新型缺陷,例如TSV空隙和微凸点未对准。测试互连故障变得不可避免。在本文中,我们通过利用开关矩阵拓扑的规律性并形成具有有限步长和环回的重复路径,提出了一种针对3-D FPGA互连上的开路,短路和延迟故障的自动测试模式生成器。实验结果表明,12种测试模式(TP)足以实现100%的开放式故障覆盖率(FC)。为了检测所有可能的相邻短路故障,我们需要40多个TP,其数量仅随3-D FPGA的高度而略有增加。 TP具有3-D FPGA的高延迟FC(96%),可配置逻辑块的数量从50 $次,50 $次,2美元到50美元次,50美元次,6美元不等。我们方法的可扩展性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号