首页> 外文期刊>Circuits, systems and signal processing >Jitter Modeling in Digital CDR with Quantization Noise Analysis
【24h】

Jitter Modeling in Digital CDR with Quantization Noise Analysis

机译:数字CDR中的抖动建模,具有量化噪声分析

获取原文
获取原文并翻译 | 示例

摘要

Phase rotator-based digital clock and data recovery (CDR) using multi-level bang-bang phase detector (ML-BBPD) and time to digital converter (TDC) is analyzed at system and circuit level. A model is proposed for calculating the quantization noise and bit error rate (BER), in order to evaluate the important parameters in CDR design. The jitter analysis is done based on the probability density function achieved from the quantization noise error of the BBPD and TDC. The analysis of ML-BBPD is shown that by increasing the number of sampling clocks, the quantization noise and consequently the jitter and BER are significantly reduced. Also, it is shown that by improving the resolution of the TDC and increasing number of delay cells for the purpose of keeping fixed the dynamic range, the output jitter of TDC is decreased. In the proposed model and also simulation, it is approved that by increasing the ratio of RMS input Gaussian jitter to the quantization step, the output jitter reaches to its saturated value. To prove the jitter model, the goodness of fit test based on Kolmogorov-Smirnov test is used and in addition, the simulation is provided for circuit level CDR. The circuit level simulation is done in TSMC 65 nm CMOS technology. The CDR is worked under 1 V supply voltage at 480Mbit/s bit rate useful for USB2 applications. The CDR dissipates 913 mu W power and generates 0.258 ps RMS jitter, while it occupies 166 mu m x 104 mu m chip area.
机译:基于相位旋转器的数字时钟和数据恢复(CDR)使用多级Bang-BANG相位检测器(ML-BBPD)和时间转换器(TDC)的时间和电路电平分析。提出了一种模型来计算量化噪声和误码率(BER),以便评估CDR设计中的重要参数。抖动分析是基于从BBPD和TDC的量化噪声误差实现的概率密度函数完成的。示出了ML-BBPD的分析,通过增加采样时钟的数量,量化噪声和因此抖动和BER显着降低。此外,示出了通过提高TDC的分辨率和延迟电池数量的延长电池的数量,以保持固定动态范围,TDC的输出抖动降低。在所提出的模型和仿真中,经过批准,通过提高RMS输入高斯抖动与量化步骤的比率,输出抖动达到其饱和值。为了证明抖动模型,使用基于Kolmogorov-Smirnov测试的合适测试的良好,另外,为电路电平CDR提供了模拟。电路电平仿真在TSMC 65 NM CMOS技术中完成。 CDR在1 V电源电压下工作为480Mbit / s比特率,适用于USB2应用。 CDR消散913μW功率并产生0.258 PS RMS抖动,同时占据166μm×104μm芯片区域。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号