...
首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >An Input Data and Power Noise Inducing Clock Jitter Tolerant Reference-Less Digital CDR for LCD Intra-Panel Interface
【24h】

An Input Data and Power Noise Inducing Clock Jitter Tolerant Reference-Less Digital CDR for LCD Intra-Panel Interface

机译:用于LCD面板内部接口的输入数据和功率噪声引起的时钟抖动容限参考基准数字CDR

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a reference-less digital clock and data recovery (CDR) for liquid crystal display (LCD) intra-panel interfaces. The increments of the display resolution, the color depth, and frame rate demand high speed transmission capacity between timing controller and source driver IC (SDIC). As the data rate increases, the performances of the CDR in the SDIC especially for the tolerance of input jitter and ground noise become important to recover the data without an error. This work exploits the half-bit previous input data with feed forward method and early/late signal from CDR to be tolerant to the input jitter and power noise. Two prototypes are tested with half-rate clocking at 5 Gb/s data rate, and quarter-late clocking at 10 Gb/s data rate. Both 5 Gb/s and 10 Gb/s prototypes improve the tolerance of the input jitter and power noise. Fabricated in 65 nm CMOS technology, the test chips consume 17.44 mW and 20.7 mW, respectively.
机译:本文提出了一种用于液晶显示器(LCD)面板内部接口的无参考数字时钟和数据恢复(CDR)。显示分辨率,色彩深度和帧速率的增加要求时序控制器和源驱动器IC(SDIC)之间具有高速传输能力。随着数据速率的提高,SDIC中CDR的性能,特别是对于输入抖动和接地噪声的容忍度,对于恢复数据而不会出现错误变得至关重要。这项工作采用前馈方法利用半位先前的输入数据,并利用来自CDR的早期/晚期信号来容忍输入抖动和电源噪声。测试了两个原型,它们以5 Gb / s数据速率的半速率时钟和以10 Gb / s数据速率的四分之一延迟时钟进行了测试。 5 Gb / s和10 Gb / s原型均可提高输入抖动和电源噪声的容忍度。测试芯片采用65 nm CMOS技术制造,分别消耗17.44 mW和20.7 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号