首页> 外文期刊>Circuits, Devices & Systems, IET >Impact of energy quantisation in single electron transistor island on hybrid complementary metal oxide semiconductor¿single electron transistor integrated circuits
【24h】

Impact of energy quantisation in single electron transistor island on hybrid complementary metal oxide semiconductor¿single electron transistor integrated circuits

机译:单电子晶体管岛中的能量量化对混合互补金属氧化物半导体-单电子晶体管集成电路的影响

获取原文
获取原文并翻译 | 示例

摘要

Abstract: For the first time, the impact of energy quantisation in single electron transistor (SET) island on the performance of hybrid complementary metal oxide semiconductor (CMOS)¿SET transistor circuits has been studied. It has been shown through simple analytical models that energy quantisation primarily increases the Coulomb Blockade area and Coulomb Blockade oscillation periodicity of the SET device and thus influences the performance of hybrid CMOS¿SET circuits. A novel computer aided design (CAD) framework has been developed for hybrid CMOS¿SET co-simulation, which uses Monte Carlo (MC) simulator for SET devices along with conventional SPICE for metal oxide semiconductor devices. Using this co-simulation framework, the effects of energy quantisation have been studied for some hybrid circuits, namely, SETMOS, multiband voltage filter and multiple valued logic circuits. Although energy quantisation immensely deteriorates the performance of the hybrid circuits, it has been shown that the performance degradation because of energy quantisation can be compensated by properly tuning the bias current of the current-biased SET devices within the hybrid CMOS¿SET circuits. Although this study is primarily done by exhaustive MC simulation, effort has also been put to develop first-order compact model for SET that includes energy quantisation effects. Finally, it has been demonstrated that one can predict the SET behaviour under energy quantisation with reasonable accuracy by slightly modifying the existing SET compact models that are valid for metallic devices having continuous energy states.
机译:摘要:第一次,研究了单电子晶体管(SET)岛中的能量量化对混合互补金属氧化物半导体(CMOS)-SET晶体管电路性能的影响。通过简单的分析模型已经表明,能量量化主要增加了SET器件的库仑阻塞面积和库仑阻塞振荡周期,从而影响了混合CMOS SET电路的性能。一种新型的计算机辅助设计(CAD)框架已开发出用于混合CMOS SET联合仿真的工具,该工具使用SET设备的Monte Carlo(MC)仿真器以及用于金属氧化物半导体设备的常规SPICE。使用这种协同仿真框架,已经研究了一些混合电路(即SETMOS,多频带电压滤波器和多值逻辑电路)的能量量化效应。尽管能量量化极大地降低了混合电路的性能,但已表明,可以通过适当地调整混合CMOS SET电路中电流偏置SET器件的偏置电流来补偿由于能量量化而导致的性能下降。尽管此研究主要是通过详尽的MC模拟完成的,但也已努力开发SET的一阶紧凑模型,其中包括能量量化效果。最后,已经证明,通过稍微修改对具有连续能量状态的金属器件有效的现有SET紧凑模型,可以以合理的准确性预测能量量化下的SET行为。

著录项

  • 来源
    《Circuits, Devices & Systems, IET》 |2010年第5期|P.449-457|共9页
  • 作者

    Dan S.S.; Mahapatra S.;

  • 作者单位

    Nanoscale Device Research Laboratory, Centre for Electronics Design and Technology, Indian Institute of Science;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号