首页> 外文期刊>IEEE Transactions on Circuits and Systems. II, Express Briefs >Background calibration techniques for multistage pipelined ADCs with digital redundancy
【24h】

Background calibration techniques for multistage pipelined ADCs with digital redundancy

机译:具有数字冗余的多级流水线ADC的背景校准技术

获取原文
获取原文并翻译 | 示例

摘要

The proposed digital background calibration scheme, applicable to multistage (pipelined or algorithmic/cyclic) analog-to-digital converters (ADCs), corrects the linearity errors resulting from capacitor mismatches and finite opamp gain. A high-accuracy calibration is achieved by recalculating the digital output based on each stage's equivalent radix. The equivalent radices are extracted in the background by using a digital correlation method. The proposed calibration technique takes advantage of the digital redundancy architecture inherent to most pipelined ADCs. In the proposed method, the SNR is not degraded from the pseudorandom noise sequence injected into the system. A two-channel ADC architecture with negligible overhead is also proposed to significantly improve the efficiency of the digital correlation. Simulation results confirm that 16-bit linearity can be achieved after calibration for an ADC with σ=0.1% capacitor mismatches and 60 dB opamp gain.
机译:拟议的数字背景校准方案适用于多级(流水线或算法/循环)模数转换器(ADC),可纠正由于电容器失配和有限的运算放大器增益而引起的线性误差。通过基于每个级的等效基数重新计算数字输出,可以实现高精度校准。通过使用数字相关方法在背景中提取等效半径。提出的校准技术利用了大多数流水线ADC固有的数字冗余架构。在提出的方法中,SNR不会因注入系统的伪随机噪声序列而降低。还提出了一种开销可忽略的两通道ADC架构,以显着提高数字相关的效率。仿真结果证实,对于具有σ= 0.1%电容器失配和60 dB运放增益的ADC进行校准后,可以实现16位线性度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号