首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Digital Background Calibration Techniques for Pipelined ADC Based on Comparator Dithering
【24h】

Digital Background Calibration Techniques for Pipelined ADC Based on Comparator Dithering

机译:基于比较器抖动的流水线ADC数字背景校准技术

获取原文
获取原文并翻译 | 示例

摘要

A digital background calibration technique based on comparator dithering is proposed to correct the nonlinear errors resulting from capacitor mismatches, finite opamp gain, and other nonlinearities. It changes the threshold levels of sub analog-to-digital converters (ADCs) according to a pseudorandom noise sequence. In our scheme, except adding multiplexers, the analog circuits need no modification. The first- and third-order errors are measured and corrected in digital domain. In order to reduce the input interference, adaptive digital windows which need no extra analog circuits are presented. Behavioral simulation results show that, using the proposed calibration technique, the signal-to-noise-and-distortion ratio is increased from 59 to 84 dB and the spurious-free dynamic range is increased from 62 to 105 dB, in a 14-bit pipelined ADC with 0.2% capacitor mismatches and 60-dB nonideal opamp gain.
机译:提出了一种基于比较器抖动的数字背景校准技术,以校正由于电容器失配,有限的运算放大器增益和其他非线性而引起的非线性误差。它根据伪随机噪声序列更改子模数转换器(ADC)的阈值电平。在我们的方案中,除了增加多路复用器外,模拟电路无需修改。一阶和三阶误差是在数字域中测量和校正的。为了减少输入干扰,提出了不需要额外模拟电路的自适应数字窗口。行为仿真结果表明,使用所提出的校准技术,在14位中,信噪比和失真比从59 dB提高至84 dB,无杂散动态范围从62 dB提高至105 dB。具有0.2%电容器失配和60dB非理想运算放大器增益的流水线ADC。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号