首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >System-level test and yield improvement for optoelectronic-VLSI chips
【24h】

System-level test and yield improvement for optoelectronic-VLSI chips

机译:光电VLSI芯片的系统级测试和良率提高

获取原文
获取原文并翻译 | 示例

摘要

Some of the unique issues involved in testing transmitter and receiver circuits for optoelectronic-very-large-scale-integrated (OE-VLSI) applications are reviewed. In particular, the problem of testing OE-VLSI chips prior to optoelectronic device integration is outlined. Based on circuit-level approaches such as fault sensitization and novel system-level testing methodologies, the first OE-VLSI chip with testable transmitters, receivers and digital circuitry was designed in 0.35-μm CMOS. The operation of the ASIC was verified experimentally and a fault-coverage greater than 80% is obtained, for a test time in the hundreds of microseconds range. Yield improvements ranging from 10% to 25% are predicted.
机译:审查了一些用于测试光电超大型集成(OE-VLSI)应用的发射器和接收器电路的独特问题。特别地,概述了在光电设备集成之前测试OE-VLSI芯片的问题。基于故障敏感度等电路级方法和新颖的系统级测试方法,第一款具有可测试发射器,接收器和数字电路的OE-VLSI芯片采用0.35μmCMOS设计。 ASIC的操作已通过实验验证,并在数百微秒范围内的测试时间内获得了80%以上的故障覆盖率。预计产量将提高10%至25%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号