首页> 外文期刊>IEEE Transactions on Circuits and Systems. II, Express Briefs >A Background Calibration Technique for Multibit/Stage Pipelined and Time-Interleaved ADCs
【24h】

A Background Calibration Technique for Multibit/Stage Pipelined and Time-Interleaved ADCs

机译:多位/阶段流水线和时间交错ADC的背景校准技术

获取原文
获取原文并翻译 | 示例

摘要

A digital background calibration technique to compensate for the nonlinearity and gain error in the sub-digital-to-analog converter (SDAC), and the operational amplifier finite dc gain in multibit/stage pipelined analog-to-digital converter (ADC) is proposed. By injecting subtractive calibration voltages in a modified conventional multibit multiplying DAC and performing correlation based successive coefficient measurements, a background calibration is performed. This calibration technique does not need an accurate reference voltage or an increasing in the SDAC resolution. A global gain correction essential for time-interleaved ADCs is presented. Simulation results show that in the presence of realistic capacitor and resistance mismatch and finite op-amp gain, this technique improves the linearity by several bits in single and multi-channel pipelined ADC.
机译:提出了一种数字背景校准技术,以补偿子数模转换器(SDAC)中的非线性和增益误差,以及多位/级流水线模数转换器(ADC)中的运算放大器有限dc增益。通过在改进的传统多位乘法DAC中注入减法校准电压并执行基于相关的连续系数测量,即可执行背景校准。此校准技术不需要准确的基准电压或SDAC分辨率的提高。提出了对时间交错ADC至关重要的全局增益校正。仿真结果表明,在存在实际电容和电阻失配以及有限的运算放大器增益的情况下,该技术可在单通道和多通道流水线ADC中将线性提高几位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号