首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A Hybrid-Domain Two-Step Time-to-Digital Converter Using a Switch-Based Time-to-Voltage Converter and SAR ADC
【24h】

A Hybrid-Domain Two-Step Time-to-Digital Converter Using a Switch-Based Time-to-Voltage Converter and SAR ADC

机译:混合域两步式时间数字转换器,使用基于开关的时间电压转换器和SAR ADC

获取原文
获取原文并翻译 | 示例
       

摘要

In this brief, an energy-efficient time-to-digital converter (TDC) using a hybrid of time- and voltage-domain circuits is presented. The proposed TDC operates in two steps, i.e., first in the time domain by using a delay-line TDC and then in the voltage domain by using a successive-approximation-register analog-to-digital converter. The time residue of the first stage is converted to voltage by using a switch-based time-to-voltage converter (TVC) that eliminates the need for a current source with large output impedance. To improve the linearity of the proposed TVC, pseudodifferential time-domain signaling is presented. A prototype chip fabricated in the 65-nm CMOS achieves 630 fs of time resolution at 120 megasamples/s while consuming 3.7 mW from a 1.2-V supply. The figure of merit is 244 fJ/conversion-step, which is the best among the recently published high-speed TDCs.
机译:在本简介中,提出了一种使用时域和电压域电路混合电路的节能型时间数字转换器(TDC)。提出的TDC以两个步骤操作,即,首先在时域中通过使用延迟线TDC,然后在电压域中通过使用逐次逼近寄存器模数转换器。通过使用基于开关的时间电压转换器(TVC),将第一级的时间残差转换为电压,从而无需使用具有大输出阻抗的电流源。为了提高所提出的TVC的线性度,提出了伪差分时域信令。用65纳米CMOS制成的原型芯片以120 megasamples / s的速度实现了630 fs的时间分辨率,而1.2V电源的功耗为3.7 mW。品质因数为244 fJ /转换步,这是最近发布的高速TDC中最好的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号