首页> 外文会议>VLSI Circuits (VLSIC), 2012 Symposium on >Design of a 2.5-GHz, 3-ps jitter, 8-locking-cycle, all-digital delay-locked loop with cycle-by-cycle phase adjustment
【24h】

Design of a 2.5-GHz, 3-ps jitter, 8-locking-cycle, all-digital delay-locked loop with cycle-by-cycle phase adjustment

机译:具有逐周期相位调整的2.5GHz,3ps抖动,8锁定周期,全数字延迟锁定环路的设计

获取原文
获取原文并翻译 | 示例

摘要

This paper describes the design of a multi-GHz ADDLL. HDSC-based coarse-fine architecture is adopted to achieve low power and to avoid harmonic locking at large operating frequency ranges. A new resettable coarse delay line and an asynchronous binary-search design are proposed to achieve fast coarse locking and fine locking, respectively. A novel maintenance operation is also proposed to allow phase adjustments to be performed during each cycle to effectively suppress the jitter. The measurement results show that the designed 1.0-V, 55-nm ADDLL has a peak-to-peak jitter of 3 ps and a locking time of 8 cycles when operated at 2.5 GHz with a power dissipation of only 1.96 mW.
机译:本文介绍了多GHz ADDLL的设计。采用基于HDSC的粗精细架构,以实现低功耗并避免在较大工作频率范围内产生谐波锁定。提出了一种新的可重置的粗延迟线和异步二进制搜索设计,分别实现了快速的粗锁定和精锁定。还提出了一种新颖的维护操作,以允许在每个周期内执行相位调整,以有效地抑制抖动。测量结果表明,设计的1.0V,55nm ADDLL在2.5GHz频率下工作时的峰峰值抖动为3ps,锁定时间为8个周期,功耗仅为1.96mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号